SWCU195A December 2024 – May 2025 CC2744R7-Q1 , CC2745P10-Q1 , CC2745R10-Q1 , CC2745R7-Q1 , CC2755R10
The DEBUGSS supports maintaining a debug connection through SWD in all operating modes except SHUTDOWN.
Access to device memory and peripherals is possible in ACTIVE mode and IDLE mode, in which a debug probe can be actively connected to the AHB-AP access port to interface with the processor. In STANDBY mode, a debug connection can be established and/or maintained with the DEBUGSS, but not with the CPU debug access port.
While a debug connection to the DEBUGSS is not possible while the device is in SHUTDOWN mode, a debug probe can cause the device to exit SHUTDOWN mode by attempting to communicate with the SWD pins. The device detects attempted SWD communication even when the device is in SHUTDOWN. If any activity is detected, a SHUTDOWN exit is initiated, and after which a debug connection can be made to the DEBUGSS through SWD. An active debug connection prohibits SHUTDOWN entry and the device can enter SHUTDOWN mode only after debug disconnection.
The DEBUGSS functionality by operating mode is given in Table 5-2.
| Capability | ACTIVE | IDLE | STANDBY | SHUTDOWN |
|---|---|---|---|---|
| Processor debug | Y | Y | N | N |
| Memory map access | Y | Y | N | N |
| Debug status through SW-DP | Y | Y | Y | N |
| Debug state maintained | Y | Y | Y | N |
| Wake from SWD | - | - | - | Y |