SWCU195A December 2024 – May 2025 CC2744R7-Q1 , CC2745P10-Q1 , CC2745R10-Q1 , CC2745R7-Q1 , CC2755R10
Debug halt is available in the SPI module and is controlled by the SPI.EMU register. When the SPI.EMU[0] HALT bit is set to 1, the SPI module freezes operations as described below.
If SPI is configured in Controller mode, then debug halt freezes SPI operations at the next DSS boundary.
If SPI is configured in Peripheral mode, then debug halt freezes SPI operations immediately.
FIFO pointers are not incremented if the RXDATA read is attempted during a debug halt.