SWCU195A December 2024 – May 2025 CC2744R7-Q1 , CC2745P10-Q1 , CC2745R10-Q1 , CC2745R7-Q1 , CC2755R10
The CC27xx device is designed around an Arm®Cortex® M33 processor core.
Features of the processor core are as follows:
Arm®v8-M architecture with mainline extension
Thumb/Thumb-2 subset instruction support
3-stage pipeline
Software security:
TrustZoneTM for Arm®v8-M, with a Security Attribution Unit of up to eight regions
Stack limit boundaries and checking
DSP extension: including all the V8.1-M DSP/SIMD instructions.
Floating Point Unit (FPU): single precision floating point unit, IEEE 754 compliant
Memory Protection Unit (MPU) with eight regions for the secure state (MPU_S) and eight regions for the non-secure state (MPU_NS)
Eight regions of the Security Attribute Unit (SAU)
24-bit SysTick timer for each security domain
Integrated Nested Vectored Interrupt Controller (NVIC) supporting Non-Maskable Interrupt (NMI)
Low-power sleep modes
Arm® SLEEP maps to the device's idle power mode.
Arm® DEEPSLEEP maps to the device's standby power mode.
Serial Wire Debug ports with up to eight breakpoints and four watchpoints
Data Watchpoint and Trace Unit (DWT) and Instrumentation Trace Macrocell (ITM)
CDE instruction extensions for Neural Network processing