SWCU195A December 2024 – May 2025 CC2744R7-Q1 , CC2745P10-Q1 , CC2745R10-Q1 , CC2745R7-Q1 , CC2755R10
I2S is a dual-phase format with a 50% WCLK duty cycle and the start of an MSB of each sample word aligned with each edge of WCLK + one BCLK period. For any given frame, the left channel is transferred first when WCLK is low, and the right channel is transferred next when WCLK is high. Figure shows the I2S serial format. Data is sampled on the rising edge of BCLK and updated on the falling edge of BCLK. The I2S format is unique in the sense that the BLE High device platform can automatically detect the number of BCLK periods per WCLK period. Therefore, I2S supports any BCLK rate from an external audio clock source and also variable sample word length:
If the configured sample word length is higher than the number of bits per WCLK period, the sample words are truncated.
If the configured sample word length is lower than the number of bits per WCLK period, the sample words are zero-padded.
Figure 26-3 I2S Serial Format