產品詳細資料

Features Programmable frequency Output frequency (MHz) 1000 Output type HCSL, LVDS, LVPECL Stability (ppm) 25 Supply voltage (V) 3.3 Jitter (ps) 0.15 Operating temperature range (°C) -40 to 85 Rating Catalog
Features Programmable frequency Output frequency (MHz) 1000 Output type HCSL, LVDS, LVPECL Stability (ppm) 25 Supply voltage (V) 3.3 Jitter (ps) 0.15 Operating temperature range (°C) -40 to 85 Rating Catalog
QFM (SIA) 6 35 mm² 7 x 5
  • Ultra-Low Noise, High Performance
    • Jitter: 90-fs RMS Typical f OUT > 100 MHz on LMK61E07
    • PSRR: –70 dBc, Robust Supply Noise Immunity on LMK61E07
  • Flexible Output Format on LMK61E07
    • LVPECL up to 1 GHz
    • LVDS up to 900 MHz
    • HCSL up to 400 MHz
  • Total Frequency Tolerance of ±25 ppm
  • System Level Features
    • Glitch-Less Frequency Margining: Up to ±1000 ppm From Nominal
    • Internal EEPROM: User Configurable Start-Up Settings
  • Other Features
    • Device Control: Fast Mode I 2C up to 1000 kHz
    • 3.3-V Operating Voltage
    • Industrial Temperature Range (–40°C to +85°C)
    • 7-mm × 5-mm 6-Pin Package
  • Default Frequency:
    • 70.656 MHz
  • Ultra-Low Noise, High Performance
    • Jitter: 90-fs RMS Typical f OUT > 100 MHz on LMK61E07
    • PSRR: –70 dBc, Robust Supply Noise Immunity on LMK61E07
  • Flexible Output Format on LMK61E07
    • LVPECL up to 1 GHz
    • LVDS up to 900 MHz
    • HCSL up to 400 MHz
  • Total Frequency Tolerance of ±25 ppm
  • System Level Features
    • Glitch-Less Frequency Margining: Up to ±1000 ppm From Nominal
    • Internal EEPROM: User Configurable Start-Up Settings
  • Other Features
    • Device Control: Fast Mode I 2C up to 1000 kHz
    • 3.3-V Operating Voltage
    • Industrial Temperature Range (–40°C to +85°C)
    • 7-mm × 5-mm 6-Pin Package
  • Default Frequency:
    • 70.656 MHz

The LMK61E07 family of ultra-low jitter PLLatinum™ programmable oscillators uses fractional-N frequency synthesizers with integrated VCOs to generate commonly used reference clocks. The output on LMK61E07 can be configured as LVPECL, LVDS, or HCSL. The device features self-start-up from on-chip EEPROM to generate a factory-programmed default output frequency, or the device registers and EEPROM settings are fully programmable in-system through an I 2C serial interface. The device provides fine and coarse frequency margining control through an I 2C serial interface, making it a digitally-controlled oscillator (DCXO).

The PLL feedback divider can be updated to adjust the output frequency without spikes or glitches in steps of <1ppb using a PFD of 12.5 MHz (R divider=4, doubler disabled) for compatibility with xDSL requirements, or in steps of <5.2 ppb using a PFD of 100 MHz (R divider=1, doubler enabled) for compatibility with broadcast video requirements. The frequency margining features also facilitate system design verification tests (DVT), such as standards compliance and system timing margin testing.

The LMK61E07 family of ultra-low jitter PLLatinum™ programmable oscillators uses fractional-N frequency synthesizers with integrated VCOs to generate commonly used reference clocks. The output on LMK61E07 can be configured as LVPECL, LVDS, or HCSL. The device features self-start-up from on-chip EEPROM to generate a factory-programmed default output frequency, or the device registers and EEPROM settings are fully programmable in-system through an I 2C serial interface. The device provides fine and coarse frequency margining control through an I 2C serial interface, making it a digitally-controlled oscillator (DCXO).

The PLL feedback divider can be updated to adjust the output frequency without spikes or glitches in steps of <1ppb using a PFD of 12.5 MHz (R divider=4, doubler disabled) for compatibility with xDSL requirements, or in steps of <5.2 ppb using a PFD of 100 MHz (R divider=1, doubler enabled) for compatibility with broadcast video requirements. The frequency margining features also facilitate system design verification tests (DVT), such as standards compliance and system timing margin testing.

下載 觀看有字幕稿的影片 影片

您可能會感興趣的類似產品

open-in-new 比較替代產品
功能相同,但引腳輸出與所比較的產品不同
LMK6C 現行 低抖動、高性能、突破性體聲波 (BAW) 固定頻率 LVCMOS 振盪器 Small package with BAW technology
LMK6D 現行 低抖動,高性能,突破性體聲波 (BAW) 固定頻率 LVDS 振盪器 Small package, improved performance, fixed-frequency LVDS oscillator with BAW technology
LMK6H 現行 低抖動、高效能、突破性體聲波 (BAW) 固定頻率 HCSL 振盪器 Small package, improved performance, fixed-frequency HCSL oscillator with BAW technology
LMK6P 現行 低抖動、高性能、突破性體聲波 (BAW) 固定頻率 LVPECL 振盪器 Small package, improved performance, fixed-frequency LVPECL oscillator with BAW technology

技術文件

star =TI 所選的此產品重要文件
找不到結果。請清除您的搜尋條件,然後再試一次。
檢視所有 2
類型 標題 日期
* Data sheet LMK61E07 Ultra-Low Jitter Programmable Oscillator With Internal EEPROM datasheet (Rev. B) PDF | HTML 2023年 8月 14日
EVM User's guide LMK61FFEVM User's Guide (Rev. A) 2015年 11月 20日

設計與開發

如需其他條款或必要資源,請按一下下方的任何標題以檢視詳細頁面 (如有)。

開發板

LMK61E2-156M25EVM — LMK61E2-156M25EVM 超低抖動固定頻率振盪器 EVM

The LMK61E2-156M25EVM evaluation module provides a complete platform to evaluate the 90-fs RMS jitter performance of Texas Instruments LMK61E2-156M25 Ultra-Low Jitter Fixed Frequency Oscillator.

 The onboard power supply options allow for ease of use as well as configuration flexibility (...)

使用指南: PDF
TI.com 無法提供
設計工具

CLOCK-TREE-ARCHITECT — 時鐘樹架構程式設計軟體

Clock tree architect is a clock tree synthesis tool that streamlines your design process by generating clock tree solutions based on your system requirements. The tool pulls data from an extensive database of clocking products to generate a system-level multi-chip clocking solution.
模擬工具

PSPICE-FOR-TI — PSpice® for TI 設計與模擬工具

PSpice® for TI is a design and simulation environment that helps evaluate functionality of analog circuits. This full-featured, design and simulation suite uses an analog analysis engine from Cadence®. Available at no cost, PSpice for TI includes one of the largest model libraries in the (...)
封裝 引腳 下載
QFM (SIA) 6 檢視選項

訂購與品質

內含資訊:
  • RoHS
  • REACH
  • 產品標記
  • 鉛塗層/球物料
  • MSL 等級/回焊峰值
  • MTBF/FIT 估算值
  • 材料內容
  • 資格摘要
  • 進行中可靠性監測
內含資訊:
  • 晶圓廠位置
  • 組裝地點

建議產品可能具有與此 TI 產品相關的參數、評估模組或參考設計。

支援與培訓

內含 TI 工程師技術支援的 TI E2E™ 論壇

內容係由 TI 和社群貢獻者依「現狀」提供,且不構成 TI 規範。檢視使用條款

若有關於品質、封裝或訂購 TI 產品的問題,請參閱 TI 支援。​​​​​​​​​​​​​​

影片