RM48L530

ACTIVO

Microcontrolador Flash RISC de 16/32 bits

Detalles del producto

CPU Arm Cortex-R4F Frequency (MHz) 200 Flash memory (kByte) 2048 RAM (kByte) 192 ADC type 2 12-bit MibADC Total processing (MIPS) 0.0002 Features CAN, Hercules high-performance microcontroller, SPI, UART, USB UART 2 CAN (#) 3 PWM (Ch) 40, 44 TI functional safety category Functional Safety-Compliant Number of ADC channels 24 SPI 1, 2 USB USB 2.0 Operating temperature range (°C) -40 to 105 Rating Catalog Communication interface CAN, SPI, UART, USB Operating system FreeRTOS, SafeRTOS Hardware accelerators Floating point unit Edge AI enabled No Nonvolatile memory (kByte) 2048 Number of GPIOs 64, 144
CPU Arm Cortex-R4F Frequency (MHz) 200 Flash memory (kByte) 2048 RAM (kByte) 192 ADC type 2 12-bit MibADC Total processing (MIPS) 0.0002 Features CAN, Hercules high-performance microcontroller, SPI, UART, USB UART 2 CAN (#) 3 PWM (Ch) 40, 44 TI functional safety category Functional Safety-Compliant Number of ADC channels 24 SPI 1, 2 USB USB 2.0 Operating temperature range (°C) -40 to 105 Rating Catalog Communication interface CAN, SPI, UART, USB Operating system FreeRTOS, SafeRTOS Hardware accelerators Floating point unit Edge AI enabled No Nonvolatile memory (kByte) 2048 Number of GPIOs 64, 144
LQFP (PGE) 144 484 mm² 22 x 22
  • High-Performance Microcontroller for Safety-Critical Applications
    • Dual CPUs Running in Lockstep
    • ECC on Flash and RAM Interfaces
    • Built-In Self-Test (BIST) for CPU and On-chip RAMs
    • Error Signaling Module With Error Pin
    • Voltage and Clock Monitoring
  • ARM Cortex-R4F 32-Bit RISC CPU
    • Efficient 1.66 DMIPS/MHz With 8-Stage Pipeline
    • FPU With Single- and Double-Precision
    • 12-Region Memory Protection Unit (MPU)
    • Open Architecture With Third-Party Support
  • Operating Conditions
    • System Clock up to 200 MHz
    • Core Supply Voltage (VCC): 1.2 V Nominal
    • I/O Supply Voltage (VCCIO): 3.3 V Nominal
    • ADC Supply Voltage (VCCAD): 3.0 to 5.25 V
  • Integrated Memory
    • 3MB of Program Flash With ECC (RM48L930)
    • 2MB of Program Flash With ECC (RM48L730/530)
    • 256KB of RAM With ECC (RM48L930/730)
    • 192KB of RAM With ECC (RM48L530)
    • 64KB of Flash With ECC for Emulated EEPROM
  • 16-Bit External Memory Interface
  • Common Platform Architecture
    • Consistent Memory Map Across Family
    • Real-Time Interrupt (RTI) Timer OS Timer
    • 96-Channel Vectored Interrupt Module (VIM)
    • 2-Channel Cyclic Redundancy Checker (CRC)
  • Direct Memory Access (DMA) Controller
    • 16 Channels and 32 Peripheral Requests
    • Parity Protection for Control Packet RAM
    • DMA Accesses Protected by Dedicated MPU
  • Frequency-Modulated Phase-Locked Loop (FMPLL) With Built-In Slip Detector
  • Separate Nonmodulating PLL
  • Trace and Calibration Capabilities
    • Embedded Trace Macrocell (ETM-R4)
    • Data Modification Module (DMM)
    • RAM Trace Port (RTP)
    • Parameter Overlay Module (POM)
  • Multiple Communication Interfaces
    • USB
      • 2-Port USB Host Controller
      • One Full-Speed USB Device Port
    • Three CAN Controllers (DCANs)
      • 64 Mailboxes, Each With Parity Protection
      • Compliant to CAN Protocol Version 2.0B
    • Standard Serial Communication Interface (SCI)
    • Local Interconnect Network (LIN) Interface Controller
      • Compliant to LIN Protocol Version 2.1
      • Can be Configured as a Second SCI
    • Inter-Integrated Circuit (I2C)
    • Three Multibuffered Serial Peripheral Interfaces (MibSPIs)
      • 128 Words With Parity Protection Each
    • Two Standard Serial Peripheral Interfaces (SPIs)
  • Two Next Generation High-End Timer (N2HET) Modules
    • N2HET1: 32 Programmable Channels
    • N2HET2: 18 Programmable Channels
    • 160-Word Instruction RAM Each With Parity Protection
    • Each N2HET Includes Hardware Angle Generator
    • Dedicated High-End Transfer Unit (HTU) With MPU for Each N2HET
  • Two 12-Bit Multibuffered ADC Modules
    • ADC1: 24 Channels
    • ADC2: 16 Channels Shared With ADC1
    • 64 Result Buffers With Parity Protection Each
  • General-Purpose Input/Output (GPIO) Pins Capable of Generating Interrupts
    • 16 Pins on the ZWT Package
    • 10 Pins on the PGE Package
  • IEEE 1149.1 JTAG, Boundary Scan and ARM CoreSight Components
  • JTAG Security Module
  • Packages
    • 144-Pin Quad Flatpack (PGE) [Green]
    • 337-Ball Grid Array (ZWT) [Green]

All trademarks are the property of their respective owners.

  • High-Performance Microcontroller for Safety-Critical Applications
    • Dual CPUs Running in Lockstep
    • ECC on Flash and RAM Interfaces
    • Built-In Self-Test (BIST) for CPU and On-chip RAMs
    • Error Signaling Module With Error Pin
    • Voltage and Clock Monitoring
  • ARM Cortex-R4F 32-Bit RISC CPU
    • Efficient 1.66 DMIPS/MHz With 8-Stage Pipeline
    • FPU With Single- and Double-Precision
    • 12-Region Memory Protection Unit (MPU)
    • Open Architecture With Third-Party Support
  • Operating Conditions
    • System Clock up to 200 MHz
    • Core Supply Voltage (VCC): 1.2 V Nominal
    • I/O Supply Voltage (VCCIO): 3.3 V Nominal
    • ADC Supply Voltage (VCCAD): 3.0 to 5.25 V
  • Integrated Memory
    • 3MB of Program Flash With ECC (RM48L930)
    • 2MB of Program Flash With ECC (RM48L730/530)
    • 256KB of RAM With ECC (RM48L930/730)
    • 192KB of RAM With ECC (RM48L530)
    • 64KB of Flash With ECC for Emulated EEPROM
  • 16-Bit External Memory Interface
  • Common Platform Architecture
    • Consistent Memory Map Across Family
    • Real-Time Interrupt (RTI) Timer OS Timer
    • 96-Channel Vectored Interrupt Module (VIM)
    • 2-Channel Cyclic Redundancy Checker (CRC)
  • Direct Memory Access (DMA) Controller
    • 16 Channels and 32 Peripheral Requests
    • Parity Protection for Control Packet RAM
    • DMA Accesses Protected by Dedicated MPU
  • Frequency-Modulated Phase-Locked Loop (FMPLL) With Built-In Slip Detector
  • Separate Nonmodulating PLL
  • Trace and Calibration Capabilities
    • Embedded Trace Macrocell (ETM-R4)
    • Data Modification Module (DMM)
    • RAM Trace Port (RTP)
    • Parameter Overlay Module (POM)
  • Multiple Communication Interfaces
    • USB
      • 2-Port USB Host Controller
      • One Full-Speed USB Device Port
    • Three CAN Controllers (DCANs)
      • 64 Mailboxes, Each With Parity Protection
      • Compliant to CAN Protocol Version 2.0B
    • Standard Serial Communication Interface (SCI)
    • Local Interconnect Network (LIN) Interface Controller
      • Compliant to LIN Protocol Version 2.1
      • Can be Configured as a Second SCI
    • Inter-Integrated Circuit (I2C)
    • Three Multibuffered Serial Peripheral Interfaces (MibSPIs)
      • 128 Words With Parity Protection Each
    • Two Standard Serial Peripheral Interfaces (SPIs)
  • Two Next Generation High-End Timer (N2HET) Modules
    • N2HET1: 32 Programmable Channels
    • N2HET2: 18 Programmable Channels
    • 160-Word Instruction RAM Each With Parity Protection
    • Each N2HET Includes Hardware Angle Generator
    • Dedicated High-End Transfer Unit (HTU) With MPU for Each N2HET
  • Two 12-Bit Multibuffered ADC Modules
    • ADC1: 24 Channels
    • ADC2: 16 Channels Shared With ADC1
    • 64 Result Buffers With Parity Protection Each
  • General-Purpose Input/Output (GPIO) Pins Capable of Generating Interrupts
    • 16 Pins on the ZWT Package
    • 10 Pins on the PGE Package
  • IEEE 1149.1 JTAG, Boundary Scan and ARM CoreSight Components
  • JTAG Security Module
  • Packages
    • 144-Pin Quad Flatpack (PGE) [Green]
    • 337-Ball Grid Array (ZWT) [Green]

All trademarks are the property of their respective owners.

The RM48Lx30 device is a high-performance microcontroller family for safety systems. The safety architecture includes dual CPUs in lockstep, CPU and memory BIST logic, ECC on both the flash and the data SRAM, parity on peripheral memories, and loopback capability on peripheral I/Os.

The RM48Lx30 device integrates the ARM Cortex-R4F Floating-Point CPU. The CPU offers an efficient 1.66 DMIPS/MHz, and has configurations that can run up to 200 MHz, providing up to 332 DMIPS. The device supports the little-endian [LE] format.

The RM48L930 device has 3MB of integrated flash and 256KB of data RAM. The RM48L730 has 2MB of integrated flash and 256KB of data RAM. The RM48L530 device has 2MB of integrated flash and 192KB of data RAM. Both the flash and RAM have single-bit error correction and double-bit error detection. The flash memory on this device is a nonvolatile, electrically erasable, and programmable memory implemented with a 64-bit-wide data bus interface. The flash operates on a 3.3-V supply input (same level as I/O supply) for all read, program, and erase operations. When in pipeline mode, the flash operates with a system clock frequency of up to 200 MHz. The SRAM supports single-cycle read and write accesses in byte, halfword, word, and double-word modes.

The RM48Lx30 device features peripherals for real-time control-based applications, including two Next Generation High-End Timer (N2HET) timing coprocessors and two 12-bit Analog-to-Digital Converters (ADCs) supporting up to 24 inputs.

The N2HET is an advanced intelligent timer that provides sophisticated timing functions for real-time applications. The timer is software-controlled, using a reduced instruction set, with a specialized timer micromachine and an attached I/O port. The N2HET can be used for pulse-width-modulated outputs, capture or compare inputs, or GPIO. The N2HET is especially well suited for applications requiring multiple sensor information and drive actuators with complex and accurate time pulses. A High-End Timer Transfer Unit (HTU) can perform DMA-type transactions to transfer N2HET data to or from main memory. A Memory Protection Unit (MPU) is built into the HTU.

The device has two 12-bit-resolution MibADCs with 24 channels and 64 words of parity-protected buffer RAM each. The MibADC channels can be converted individually or can be grouped by software for sequential conversion sequences. Sixteen channels are shared between the two MibADCs. There are three separate groupings. Each sequence can be converted once when triggered or configured for continuous conversion mode. The MibADC has a 10-bit mode for use when compatibility with older devices or faster conversion time is desired.

The device has multiple communication interfaces: three MibSPIs, two SPIs, one LIN, one SCI, three DCANs, and one I2C module. The SPIs provide a convenient method of serial high-speed communication between similar shift-register type devices. The LIN supports the Local Interconnect standard 2.0 and can be used as a UART in full-duplex mode using the standard Non-Return-to-Zero (NRZ) format.

The DCAN supports the CAN 2.0 (A and B) protocol standard and uses a serial, multimaster communication protocol that efficiently supports distributed real-time control with robust communication rates of up to 1 Mbps. The DCAN is ideal for systems operating in noisy and harsh environments (for example, automotive vehicle networking and industrial fieldbus) that require reliable serial communication or multiplexed wiring.

The I2C module is a multimaster communication module providing an interface between the microcontroller and an I2C-compatible device through the I2C serial bus. The I2C supports speeds of 100 and 400 Kbps.

The Frequency-Modulated Phase-Locked Loop (FMPLL) clock module is used to multiply the external frequency reference to a higher frequency for internal use. There are two FMPLL modules on this device. These modules, when enabled, provide two of the seven possible clock source inputs to the Global Clock Module (GCM). The GCM manages the mapping between the available clock sources and the device clock domains.

The device also has an External Clock Prescaler (ECP) module that when enabled, outputs a continuous external clock on the ECLK pin (or ball). The ECLK frequency is a user-programmable ratio of the peripheral interface clock (VCLK) frequency. This low-frequency output can be monitored externally as an indicator of the device operating frequency.

The DMA controller has 16 channels, 32 peripheral requests, and parity protection on its memory. An MPU is built into the DMA to limit the DMA to prescribed areas of memory and to protect the rest of the memory system from any malfunction of the DMA.

The Error Signaling Module (ESM) monitors all device errors and determines whether an interrupt is generated or the external ERROR pin is toggled when a fault is detected. The ERROR pin can be monitored externally as an indicator of a fault condition in the microcontroller.

The External Memory Interface (EMIF) provides off-chip expansion capability with the ability to interface to synchronous DRAM (SDRAM) devices, asynchronous memories, peripherals, or FPGA devices.

Several interfaces are implemented to enhance the debugging capabilities of application code. In addition to the built-in ARM Cortex-R4F CoreSight debug features, an External Trace Macrocell (ETM) provides instruction and data trace of program execution. For instrumentation purposes, a RAM Trace Port (RTP) module is implemented to support high-speed tracing of RAM and peripheral accesses by the CPU or any other master. A Data Modification Module (DMM) gives the ability to write external data into the device memory. Both the RTP and DMM have no or only minimum impact on the program execution time of the application code. A Parameter Overlay Module (POM) can reroute flash accesses to internal memory or to the EMIF. This rerouting allows the dynamic calibration against production code of parameters and tables without rebuilding the code to explicitly access RAM or halting the processor to reprogram the data flash.

With integrated safety features and a wide choice of communication and control peripherals, the RM48Lx30 device is an ideal solution for high-performance real-time control applications with safety-critical

The RM48Lx30 device is a high-performance microcontroller family for safety systems. The safety architecture includes dual CPUs in lockstep, CPU and memory BIST logic, ECC on both the flash and the data SRAM, parity on peripheral memories, and loopback capability on peripheral I/Os.

The RM48Lx30 device integrates the ARM Cortex-R4F Floating-Point CPU. The CPU offers an efficient 1.66 DMIPS/MHz, and has configurations that can run up to 200 MHz, providing up to 332 DMIPS. The device supports the little-endian [LE] format.

The RM48L930 device has 3MB of integrated flash and 256KB of data RAM. The RM48L730 has 2MB of integrated flash and 256KB of data RAM. The RM48L530 device has 2MB of integrated flash and 192KB of data RAM. Both the flash and RAM have single-bit error correction and double-bit error detection. The flash memory on this device is a nonvolatile, electrically erasable, and programmable memory implemented with a 64-bit-wide data bus interface. The flash operates on a 3.3-V supply input (same level as I/O supply) for all read, program, and erase operations. When in pipeline mode, the flash operates with a system clock frequency of up to 200 MHz. The SRAM supports single-cycle read and write accesses in byte, halfword, word, and double-word modes.

The RM48Lx30 device features peripherals for real-time control-based applications, including two Next Generation High-End Timer (N2HET) timing coprocessors and two 12-bit Analog-to-Digital Converters (ADCs) supporting up to 24 inputs.

The N2HET is an advanced intelligent timer that provides sophisticated timing functions for real-time applications. The timer is software-controlled, using a reduced instruction set, with a specialized timer micromachine and an attached I/O port. The N2HET can be used for pulse-width-modulated outputs, capture or compare inputs, or GPIO. The N2HET is especially well suited for applications requiring multiple sensor information and drive actuators with complex and accurate time pulses. A High-End Timer Transfer Unit (HTU) can perform DMA-type transactions to transfer N2HET data to or from main memory. A Memory Protection Unit (MPU) is built into the HTU.

The device has two 12-bit-resolution MibADCs with 24 channels and 64 words of parity-protected buffer RAM each. The MibADC channels can be converted individually or can be grouped by software for sequential conversion sequences. Sixteen channels are shared between the two MibADCs. There are three separate groupings. Each sequence can be converted once when triggered or configured for continuous conversion mode. The MibADC has a 10-bit mode for use when compatibility with older devices or faster conversion time is desired.

The device has multiple communication interfaces: three MibSPIs, two SPIs, one LIN, one SCI, three DCANs, and one I2C module. The SPIs provide a convenient method of serial high-speed communication between similar shift-register type devices. The LIN supports the Local Interconnect standard 2.0 and can be used as a UART in full-duplex mode using the standard Non-Return-to-Zero (NRZ) format.

The DCAN supports the CAN 2.0 (A and B) protocol standard and uses a serial, multimaster communication protocol that efficiently supports distributed real-time control with robust communication rates of up to 1 Mbps. The DCAN is ideal for systems operating in noisy and harsh environments (for example, automotive vehicle networking and industrial fieldbus) that require reliable serial communication or multiplexed wiring.

The I2C module is a multimaster communication module providing an interface between the microcontroller and an I2C-compatible device through the I2C serial bus. The I2C supports speeds of 100 and 400 Kbps.

The Frequency-Modulated Phase-Locked Loop (FMPLL) clock module is used to multiply the external frequency reference to a higher frequency for internal use. There are two FMPLL modules on this device. These modules, when enabled, provide two of the seven possible clock source inputs to the Global Clock Module (GCM). The GCM manages the mapping between the available clock sources and the device clock domains.

The device also has an External Clock Prescaler (ECP) module that when enabled, outputs a continuous external clock on the ECLK pin (or ball). The ECLK frequency is a user-programmable ratio of the peripheral interface clock (VCLK) frequency. This low-frequency output can be monitored externally as an indicator of the device operating frequency.

The DMA controller has 16 channels, 32 peripheral requests, and parity protection on its memory. An MPU is built into the DMA to limit the DMA to prescribed areas of memory and to protect the rest of the memory system from any malfunction of the DMA.

The Error Signaling Module (ESM) monitors all device errors and determines whether an interrupt is generated or the external ERROR pin is toggled when a fault is detected. The ERROR pin can be monitored externally as an indicator of a fault condition in the microcontroller.

The External Memory Interface (EMIF) provides off-chip expansion capability with the ability to interface to synchronous DRAM (SDRAM) devices, asynchronous memories, peripherals, or FPGA devices.

Several interfaces are implemented to enhance the debugging capabilities of application code. In addition to the built-in ARM Cortex-R4F CoreSight debug features, an External Trace Macrocell (ETM) provides instruction and data trace of program execution. For instrumentation purposes, a RAM Trace Port (RTP) module is implemented to support high-speed tracing of RAM and peripheral accesses by the CPU or any other master. A Data Modification Module (DMM) gives the ability to write external data into the device memory. Both the RTP and DMM have no or only minimum impact on the program execution time of the application code. A Parameter Overlay Module (POM) can reroute flash accesses to internal memory or to the EMIF. This rerouting allows the dynamic calibration against production code of parameters and tables without rebuilding the code to explicitly access RAM or halting the processor to reprogram the data flash.

With integrated safety features and a wide choice of communication and control peripherals, the RM48Lx30 device is an ideal solution for high-performance real-time control applications with safety-critical

Descargar Ver vídeo con transcripción Video
Solicitar más información

El RM48L530 de Hercules está certificado por TÜV SÜD como capaz de alcanzar el nivel de integridad de seguridad (SIL) 3 según la norma IEC 61508, lo que facilita el desarrollo de aplicaciones de seguridad funcional. Descargue el certificado ahora.

Documentación técnica

star =Principal documentación para este producto seleccionada por TI
No se encontraron resultados. Borre su búsqueda y vuelva a intentarlo.
Ver todo 83
Documentación principal Tipo Título Opciones de formato Fecha
* Data sheet RM48Lx30 16- and 32-Bit RISC Flash Microcontroller datasheet (Rev. C) PDF | HTML 30 jun 2015
* Errata RM48x Microcontroller Silicon Errata (Silicon Revision C) (Rev. G) 31 may 2016
* Errata RM48x Microcontroller Silicon Errata (Silicon Revision D) (Rev. B) 31 may 2016
* User guide RM48x 16/32-Bit RISC Flash Microcontroller Technical Reference Manual (Rev. C) 01 mar 2018
Functional safety information Certification for Functional Safety Hardware Process (Rev. C) 06 jun 2025
Certificate TUEV SUED Certification for RM48x (Rev. C) 21 jun 2024
More literature Hercules™ Diagnostic Library Test Automation Unit User Guide (Rev. B) PDF | HTML 09 ene 2020
More literature HALCoGen-CSP 04.07.01 (Rev. C) PDF | HTML 08 ene 2020
Functional safety information HALCoGen-CSP Installation Guide (Rev. B) PDF | HTML 08 ene 2020
Functional safety information HALCoGen-CSP User's Guide (Rev. C) PDF | HTML 08 ene 2020
Functional safety information Hercules Diagnostic Library -TAU Installation Guide (Rev. B) PDF | HTML 08 ene 2020
User guide Hercules Diagnostic Library CSP Without LDRA 29 oct 2019
More literature Diagnostic Library CSP Release Notes 17 oct 2019
Functional safety information SafeTI™ Hercules™ Diagnostic Library Release Notes (Rev. A) 24 sep 2019
Application note HALCoGen Ethernet Driver With lwIP Integration Demo and Active Webserver Demo PDF | HTML 13 sep 2019
Application note Hercules PLL Advisory SSWF021#45 Workaround (Rev. B) PDF | HTML 09 sep 2019
Application note CAN Bus Bootloader for Hercules Microcontrollers PDF | HTML 21 ago 2019
Application note HALCoGen CSP Without LDRA Release_Notes 19 ago 2019
User guide HALCoGen-CSP Without LDRA Installation Guide PDF | HTML 19 ago 2019
User guide HALCoGen-CSP Without LDRA User's Guide PDF | HTML 19 ago 2019
User guide Hercules Diagnostic Library - Without LDRA Installation Guide PDF | HTML 19 ago 2019
User guide Hercules™ Diag Lib Test Automation Unit Without LDRA User's Guide PDF | HTML 19 ago 2019
Application note Interfacing the Embedded 12-Bit ADC in a TMS570LS31x/21x and RM4x Series MCUs (Rev. A) 20 abr 2018
Application note FreeRTOS on Hercules Devices_new 19 abr 2018
Application note Sharing FEE Blocks Between the Bootloader and the Application 07 nov 2017
Application note Sharing Exception Vectors on Hercules™ Based Microcontrollers 27 mar 2017
Application note Hercules AJSM Unlock (Rev. A) PDF | HTML 19 oct 2016
Application note How to Create a HALCoGen Based Project For CCS (Rev. B) 09 ago 2016
Application note Using the CRC Module on Hercules™-Based Microcontrollers 04 ago 2016
Functional safety information Functional Safety Audit: SafeTI Functional Safety Hardware Development (Rev. A) 25 abr 2016
Application note High Speed Serial Bus Using the MibSPIP Module on Hercules-Based MCUs 22 abr 2016
Functional safety information Safety Manual for RM48x Hercules ARM-Based Safety Critical MCUs (Rev. D) 18 feb 2016
Functional safety information Enabling Functional Safety Using SafeTI Diagnostic Library 18 dic 2015
White paper Hercules™ MCU: Features Applicable to Use in High-Speed Rail 02 nov 2015
Application note Triggering ADC Using Internal Timer Events on Hercules MCUs 19 oct 2015
White paper Extending TI’s Hercules MCUs with the integrated flexible HET 29 sep 2015
Application note Continuous Monitor of the PLL Frequency With the DCC 24 jul 2015
Application note PWM Generation and Input Capture Using HALCoGen N2HET Module 30 jun 2015
Functional safety information Foundational Software for Functional Safety 12 may 2015
Application note Sine Wave Generation Using PWM With Hercules N2HET and HTU 12 may 2015
Application note Triangle/Trapezoid Wave Generation Using PWM With Hercules N2HET 01 may 2015
Application note Nested Interrupts on Hercules ARM Cortex-R4/5-Based Microncontrollers 23 abr 2015
White paper Latch-Up White Paper PDF | HTML 22 abr 2015
Application note Interrupt and Exception Handling on Hercules ARM Cortex-R4/5-Based MCUs 20 abr 2015
Application note Monitoring PWM Using N2HET 02 abr 2015
Application note Hercules SCI With DMA 22 mar 2015
Certificate TÜV NORD Certificate for Functional Safety Software Development Process 03 feb 2015
Functional safety information Calculating Equivalent Power-on-Hours for Hercules Safety MCUs 26 ene 2015
Application note Limiting Clamp Currents on TMS470/TMS570 Digital and Analog Inputs (Rev. A) 08 dic 2014
Functional safety information Migrating from RM48x or RM46x to RM44x Safety MCUs 07 nov 2014
Functional safety information Migrating from RM48x or RM46x to RM42x Safety MCUs (Rev. A) 22 sep 2014
Functional safety information TUV SUD ISO-13849 Safety Architecture Concept Study 02 jul 2014
More literature HaLCoGen Release Notes 25 jun 2014
Functional safety information Migrating From RM48x to RM46x Safety MCUs (Rev. A) 19 feb 2014
Application note Interfacing TPS65381 With Hercules Microcontrollers (Rev. A) 14 feb 2014
User guide Trace Analyzer User's Guide (Rev. B) 18 nov 2013
Functional safety information IEC 60730 and UL 1998 Safety Standard Compliance Made Easier with TI Hercules 03 oct 2013
Application note CAN Bus Bootloader for RM48x MCU 16 sep 2013
Application note SPI Bootloader for Hercules RM48 MCU 16 sep 2013
Application note UART Bootloader for Hercules RM48 MCU 16 sep 2013
White paper Model-Based Tool Qualification of the TI C/C++ ARM® Compiler 06 jun 2013
Application note Initialization of Hercules ARM Cortex-R4F Microcontrollers (Rev. D) 29 may 2013
Application note Reduction of Power Consumption for RM48L950 (Rev. A) 30 oct 2012
Functional safety information Accelerating safety-certified motor control designs (Rev. A) 04 oct 2012
Application note Hercules Family Frequency Slewing to Reduce Voltage and Current Transients 05 jul 2012
Application note Basic PBIST Configuration and Influence on Current Consumption (Rev. C) 12 abr 2012
Application note Verification of Data Integrity Using CRC 17 feb 2012
Functional safety information Important ARM Ltd Application Notes for TI Hercules ARM Safety MCUs 17 nov 2011
Functional safety information Execution Time Measurement for Hercules ARM Safety MCUs (Rev. A) 04 nov 2011
Application note Use of All 1'’s and All 0's Valid in Flash EEPROM Emulation 27 sep 2011
Application note 3.3 V I/O Considerations for Hercules Safety MCUs (Rev. A) 06 sep 2011
Functional safety information ADC Source Impedance for Hercules ARM Safety MCUs (Rev. B) 06 sep 2011
Functional safety information Configuring a CAN Node on Hercules ARM Safety MCUs 06 sep 2011
Functional safety information Configuring the Hercules ARM Safety MCU SCI/LIN Module for UART Communication (Rev. A) 06 sep 2011
Functional safety information Leveraging the High-End Timer Transfer Unit on Hercules ARM Safety MCUs (Rev. A) 06 sep 2011
Functional safety information Hercules™ Microcontrollers: Real-time MCUs for safety-critical products 02 sep 2011
Application note ECC Handling in TMSx70-Based Microcontrollers 23 feb 2011
User guide TI ICEPick Module Type C Reference Guide Public Version 17 feb 2011
Application note NHET Getting Started (Rev. B) 30 ago 2010
Functional safety information Generating Operating System Tick Using RTI on a Hercules ARM Safety MCU 13 jul 2010
Functional safety information Usage of MPU Subregions on TI Hercules ARM Safety MCUs 10 mar 2010
User guide TI Assembly Language Tools Enhanced High-End Timer (NHET) Assembler User's Guide 04 mar 2010
White paper Discriminating between Soft Errors and Hard Errors in RAM White Paper 04 jun 2008

Diseño y desarrollo

Para conocer los términos adicionales o los recursos necesarios, haga clic en cualquier título de abajo para ver la página de detalles cuando esté disponible.

Sonda de depuración

TMDSEMU200-U — Sonda de depuración XDS200 USB

El XDS200 es una sonda de depuración (emulador) que se utiliza para depurar dispositivos integrados de TI. Para la mayoría de los dispositivos, se recomienda utilizar el XDS110 (www.ti.com/tool/TMDSEMU110-U), que es más nuevo y de menor costo. El XDS200 es compatible con una amplia variedad de (...)

Sonda de depuración

TMDSEMU560V2STM-U — Sonda de depuración USB de seguimiento del sistema XDS560v2

The XDS560v2 is the highest performance of the XDS560™ family of debug probes and supports both the traditional JTAG standard (IEEE1149.1) and cJTAG (IEEE1149.7).  Note that it does not support serial wire debug (SWD).

All XDS debug probes support Core and System Trace in all ARM and DSP processors (...)

Sonda de depuración

TMDSEMU560V2STM-UE — Sonda de depuración USB y ethernet de seguimiento del sistema XDS560v2

The XDS560v2 is the highest performance of the XDS560™ family of debug probes and supports both the traditional JTAG standard (IEEE1149.1) and cJTAG (IEEE1149.7). Note that it does not support serial wire debug (SWD).

All XDS debug probes support Core and System Trace in all ARM and DSP processors (...)

Sonda de depuración

LB-3P-TRACE32-ARM — Sistema de depuración y seguimiento Lauterbach TRACE32 para microcontroladores y procesadores basado

Lauterbach‘s TRACE32® tools are a suite of leading-edge hardware and software components that enables developers to analyze, optimize and certify all kinds of Arm®-based microcontrollers and processors. The globally renowned debug and trace solutions for embedded systems and SoCs are the perfect (...)

Sonda de depuración

TSK-3P-BLUEBOX — TASKING BlueBox hardware debugger

TASKING’s Debug, Trace, and Test tools offer comprehensive solutions for efficient debugging, tracing, and testing of TI's embedded systems. The scalable TASKING BlueBox debuggers allow users to easily flash, debug, and test across TI's portfolio. Development on TI hardware is made even easier with (...)

Kit de desarrollo

TMDSRM48HDK — Kit de desarrollo Hercules RM48x

The RM48 Hercules™ Development Kit is based on the RM48L952 and is ideal for getting started on development with the IEC 61508 SIL 3 certified  RM48x series of the Hercules RM family of microcontrollers. The development board features RJ45 10/100 Ethernet, USB-A Host, and USB-B Device Interfaces (...)

Guía del usuario: PDF
Controlador o biblioteca

HERCULES-DSPLIB Hercules Safety MCU Cortex-R4 CMSIS DSP Library (v1.0.0)

TI's Cortex-R4 DSP library conforms to ARM’s Cortex Microcontroller Software Interface Standard (CMSIS), a standardized hardware abstraction layer for the Cortex processor series. The CMSIS-DSP library includes 60+ functions covering vector operations, matrix computing, complex arithmetic, filter (...)
Productos y hardware compatibles

Productos y hardware compatibles

Controlador o biblioteca

SAFETI_DIAG_LIB Hercules SafeTI Diagnostic Library (v2.4.0)

The Hercules SafeTI™ Diagnostic Library is a collection of software functions and response handlers for various safety features of the Hercules Safety MCUs. The Hercules SafeTI Diagnostic Library runs in the context of the caller's protection environment and all responses are handled in the (...)

Productos y hardware compatibles

Productos y hardware compatibles

IDE, configuración, compilador o depurador

CCSTUDIO Code Composer Studio™ integrated development environment (IDE)

Code Composer Studio is an integrated development environment (IDE) for TI's microcontrollers and processors. It is comprised of a rich suite of tools used to build, debug, analyze and optimize embedded applications. Code Composer Studio is available across Windows®, Linux® and macOS® platforms.

(...)

Productos y hardware compatibles

Productos y hardware compatibles

Iniciar Opciones de descarga
IDE, configuración, compilador o depurador

HALCOGEN HAL Code Generator Tool - TMS570 (v4.07.01)

HALCoGen allows users to generate hardware abstraction layer device drivers for Hercules™ microcontrollers. HALCoGen provides a graphical user interface that allows the user to configure peripherals, interrupts, clocks, and other Hercules microcontroller parameters. Once the Hercules device (...)

Productos y hardware compatibles

Productos y hardware compatibles

IDE, configuración, compilador o depurador

HET_IDE — Temporizador de gama alta (HET)

The High-End Timer (HET) is a programmable timer co-processor available on TI’s high-performance Hercules Microcontrollers. The HET enables sophisticated timing functions for real-time control applications. Programming the HET provides an alternate approach to the use of costly FPGAs or ASICs which (...)
Guía del usuario: PDF
IDE, configuración, compilador o depurador

SAFETI-HERCULES-DIAG-LIB-CSP — Paquete de soporte de conformidad SafeTI para Hercules Diagnostic Library

The SafeTI Hercules Diagnostic Library Compliance Support Package (CSP) was developed to provide the necessary documentation and reports to assist customers using the SafeTI Hercules Diagnostic Library to comply with functional safety standards such as IEC 61508 and ISO 26262.
IDE, configuración, compilador o depurador

SAFETI_CQKIT — Kit de cualificación de compilador de seguridad

El Kit de cualificación de compilador de seguridad se desarrolló para ayudar a los clientes a calificar el uso del compilador C/C++ ARM, C6000, C7000 o C2000/CLA de TI respecto de normas de seguridad funcional como IEC 61508 e ISO 26262.

El Kit de cualificación de compilador de seguridad:

  • Es (...)
Sistema operativo (SO)

WHIS-3P-OPENRTOS — Licencia comercial OPENRTOS de WITTENSTEIN para FreeRTOS

OPENRTOS® offers a commercial license for FreeRTOS™, encompassing both the FreeRTOS
kernel and, if needed, the additional software libraries included in Amazon FreeRTOS. The
FreeRTOS kernel is a highly successful, compact, and efficient embedded Real Time Operating
System. Our unique approach (...)
Sistema operativo (SO)

WHIS-3P-SAFERTOS — RTOS de seguridad precertificado SAFERTOS de WITTENSTEIN

SAFERTOS® es un sistema operativo único en tiempo real diseñado para procesadores integrados. Está precertificado según las normas IEC 61508 SIL3 e ISO 26262 ASILD por TÜV SÜD. SAFERTOS® se diseñó específicamente para la seguridad por el equipo de expertos de WHIS y se usa globalmente en (...)
Herramienta de programación de software

UNIFLASH UniFlash for most TI microcontrollers (MCUs) and mmWave sensors

UniFlash is a software tool for programming on-chip flash on TI microcontrollers and wireless connectivity devices and on-board flash for TI processors. UniFlash provides both graphical and command-line interfaces.

UniFlash can be run from the cloud on the TI Developer Zone or downloaded and used (...)

Productos y hardware compatibles

Productos y hardware compatibles

Iniciar Opciones de descarga
Soporte de software

HERCULES-F021FLASHAPI F021 Flash API - Software (v02.01.01)

The F021 Flash Application Programming Interface (API) provides a software library of functions to program, erase, and verify F021 on-chip Flash memory. These functions must be used when creating Flash bootloaders or other programming utilities for F021 Flash based microcontrollers. The Hercules (...)

Productos y hardware compatibles

Productos y hardware compatibles

Soporte de software

HERCULES_SAFETY_MCU_DEMOS Hercules Software Kit (v4.0.0)

The Hercules Safety MCU Demos are designed to highlight key safety, data acquisition and control features of the Hercules platform of microcontrollers. The demos are designed to be run on a PC in conjunction with either a Hercules USB Development Sick or a Hercules Development Kit (HDK).
Productos y hardware compatibles

Productos y hardware compatibles

Soporte de software

NHET-ASSEMBLER TMS570 NHET Assembler Software (v2.0.1)

TI's Enhanced High-End Timer (NHET) module provides sophisticated timing functions for real-time control applications.

The NHET Assembler translates programs written in the NHET assembly language into multiple output formats for use in code-generation tools such as TI's Code Composer Studio.

Productos y hardware compatibles

Productos y hardware compatibles

Soporte de software

NOWECC TMS570 nowECC v2.22.00

The Hercules microcontroller family contains as part of the embedded flash module a circuit that provides, the capability to detect and correct memory faults. This Single bit Error Correction and Double bit Error Detection circuit (SECDED) needs 8 Error correction check bits for every 64 bit of (...)
Productos y hardware compatibles

Productos y hardware compatibles

Modelo de simulación

RM48Lx PGE BSDL Model (Rev. A)

SPNM019A.ZIP (11 KB) - BSDL Model
Modelo de simulación

RM48Lx ZWT BSDL Model (Rev. A)

SPNM017A.ZIP (11 KB) - BSDL Model
Modelo de simulación

RM48x PGE IBIS Model (Silicon Revision B)

SPNM034.ZIP (255 KB) - IBIS Model
Modelo de simulación

RM48x PGE IBIS Model (Silicon Revision C)

SPNM035.ZIP (255 KB) - IBIS Model
Modelo de simulación

RM48x ZWT IBIS Model (Silicon Revision B)

SPNM040.ZIP (256 KB) - IBIS Model
Modelo de simulación

RM48x ZWT IBIS Model (Silicon Revision C)

SPNM041.ZIP (256 KB) - IBIS Model
Herramienta de cálculo

FMZPLL_CALCULATOR — Herramienta de configuración FMzPLL

The FMzPLL Calculator assists a user with the configuration of the FMzPLL on TMS570 microcontrollers. It allows the user to input:
  • OSCIN speed
  • multiplier setting
  • divider settings
  • frequency modulation settings
  • PLL/OSC fail options
Once the user has configured the desired options, the calculator displays (...)
Encapsulado Pines Símbolos CAD, huellas y modelos 3D
LQFP (PGE) 144 Ultra Librarian

Pedidos y calidad

Información incluida:
  • RoHS
  • REACH
  • Marcado del dispositivo
  • Acabado de plomo/material de la bola
  • Clasificación de nivel de sensibilidad a la humedad (MSL)/reflujo máximo
  • Estimaciones de tiempo medio entre fallas (MTBF)/fallas en el tiempo (FIT)
  • Contenido del material
  • Resumen de calificaciones
  • Monitoreo continuo de confiabilidad
Información incluida:
  • Lugar de fabricación
  • Lugar de ensamblaje

Soporte y capacitación

Foros de TI E2E™ con asistencia técnica de los ingenieros de TI

El contenido lo proporcionan “tal como está” TI y los colaboradores de la comunidad y no constituye especificaciones de TI. Consulte los términos de uso.

Si tiene alguna pregunta sobre calidad, encapsulados o pedido de productos de TI, consulte el servicio de asistencia de TI. ​​​​​​​​​​​​​​

Videos