SPRUJD3A July 2025 – October 2025 F28E120SB , F28E120SC
Table 3-89 lists the memory-mapped registers for the DMA_CLA_SRC_SEL_REGS registers. All register offset addresses not listed in Table 3-89 should be considered as reserved locations and the register contents should not be modified.
| Offset | Acronym | Register Name | Write Protection |
|---|---|---|---|
| 0h | DMACLASRCSELLOCK | DMA/CLA Trigger Source Select Lock Register | EALLOW |
| 2h | DMACHSRCSEL1 | DMA Channel Trigger Source Select Register-1 | EALLOW |
Complex bit access types are encoded to fit into small table cells. Table 3-90 shows the codes that are used for access types in this section.
| Access Type | Code | Description |
|---|---|---|
| Read Type | ||
| R | R | Read |
| R-0 | R -0 | Read Returns 0s |
| Write Type | ||
| W | W | Write |
| WSonce | W Sonce | Write Set once |
| Reset or Default Value | ||
| -n | Value after reset or the default value | |
| Register Array Variables | ||
| i,j,k,l,m,n | When these variables are used in a register name, an offset, or an address, they refer to the value of a register array where the register is part of a group of repeating registers. The register groups form a hierarchical structure and the array is represented with a formula. | |
| y | When this variable is used in a register name, an offset, or an address it refers to the value of a register array. | |
DMACLASRCSELLOCK is shown in Figure 3-75 and described in Table 3-91.
Return to the Summary Table.
DMA/CLA Trigger Source Select Lock Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||||||||||
| R-0-0h | |||||||||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | ALL | ||||||||||||||
| R-0-0h | R/WSonce-0h | ||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R-0 | 0h | Reserved |
| 0 | ALL | R/WSonce | 0h | All DMACLASRCSEL Registers Lock bit: 0: Respective register is not locked 1: Respective register is locked. Notes: [1] Any SOnce bit in this register, once set can only be cleared through a SYSRSn. Write of 0 to any bit of this register has no effect [2] The locking mechanism applies to only writes. Reads to the registers which have LOCK protection are always allowed Reset type: SYSRSn |
DMACHSRCSEL1 is shown in Figure 3-76 and described in Table 3-92.
Return to the Summary Table.
DMA Channel Trigger Source Select Register-1
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R/W-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R/W-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | CH2 | ||||||
| R-0-0h | R/W-0h | ||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CH1 | ||||||
| R-0-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-24 | RESERVED | R/W | 0h | Reserved |
| 23-16 | RESERVED | R/W | 0h | Reserved |
| 15-14 | RESERVED | R-0 | 0h | Reserved |
| 13-8 | CH2 | R/W | 0h | Selects the Trigger and Sync Source CH2 of DMA Reset type: SYSRSn |
| 7-6 | RESERVED | R-0 | 0h | Reserved |
| 5-0 | CH1 | R/W | 0h | Selects the Trigger and Sync Source CH1 of DMA Reset type: SYSRSn |