SPRUJD3A July 2025 – October 2025 F28E120SB , F28E120SC
Table 3-7 shows the clock connections sorted by the clock domain and Table 3-8 shows the clock connections sorted by the module name.
| Clock Domain | Module Name |
|---|---|
| CPUCLK | FPU |
| SYSCLK | ePIE |
| GSx RAMs | |
| Flash | |
| Boot ROM | |
| GPIO Input Sync and Qual | |
| WD | |
| XINT | |
| Timer0 - 2 | |
| DCC0 | |
| MCPWM1-2 | |
| eCAP1 | |
| eQEP1 | |
| ADCA | |
| CMPSS_LITE1 - 3 | |
| I2CA | |
| DCSM | |
| UART | |
| PLLSYSCLK | CPU |
| NMIWD | |
| PERx.LSPCLK | SCIA - B |
| SPIA | |
| WDCLK (SECCLK) | Watchdog Timer |
| Module Name | Clock Domain |
|---|---|
| ADCA | PERx.SYSCLK |
| Boot ROM | SYSCLK |
| CMPSS_LITE (1 - 3) | PERx.SYSCLK |
| CPU | PLLSYSCLK |
| CPU Timers (0 - 2) | PERx.SYSCLK |
| DCC0 | PERx.SYSCLK |
| DCSM | SYSCLK |
| eCAP1 | PERx.SYSCLK |
| ePIE | SYSCLK |
| MCPWM1 & MCPWM3 | PERx.SYSCLK |
| eQEP1 | PERx.SYSCLK |
| Flash | SYSCLK |
| FPU | CPUCLK |
| GPIO Input Sync and Qual | SYSCLK |
| I2CA | PERx.SYSCLK |
| Mx RAMs | SYSCLK |
| NMIWD | PLLSYSCLK |
| SCI (A - B) | PERx.LSPCLK |
| SPIA | PERx.LSPCLK |
| UART | PERx.SYSCLK |
| Watchdog Timer | WDCLK (SECOSC) |