SPRUJD3A July 2025 – October 2025 F28E120SB , F28E120SC
Since error detection and correction logic is part of safety critical logic, safety applications need to make sure that the logic is always working fine (during run time also). To enable this, a test mode is provided, in which a user can modify the data bits (without modifying the Parity bits) or Parity bits directly. Using this feature, an Parity error can be injected into data.
Table 3-15 shows the bit mapping for the Parity bits when the bits are read in RAMTEST mode using the respective addresses.
| Data Bits Location in Read Data | Content (Parity Memory) |
|---|---|
| 0 | Parity for lower 16 bits of data |
| 7:1 | Not Used |
| 8 | Parity for upper 16 bits of data |
| 15:9 | Not Used |
| 16 | Parity for address |
| 31:17 | Not Used |