The ADC supports the following features:
- 12-bit resolution
- Ratiometric external reference set by VREFHI and VREFLO pins
- Selectable internal reference of 2.5V or 3.3V
- Single-ended (SE) signal conversions
- Input multiplexer with up to
17 (32-pin package) or 19 (48-pin package) channels
- 16 configurable SOCs
- 16 individually addressable result registers
-
One trigger repeater module, enabling customizable hardware oversampling modes with little or no CPU overhead
- Multiple trigger sources:
- S/W - software immediate start
- All MCPWMs- ADCSOC A, B, C or D
- GPIO XINT2
- CPU Timers 0/1/2
- ADCINT1/2
- Three flexible PIE interrupts and DMA triggers
- Configurable interrupt placement
- Three post-processing blocks, each with:
- Saturating offset
calibration
- Error from set-point calculation
- High, low, zero-crossing and in-limit compare, with interrupt and MCPWM trip capability
- Aggregation functions: sum and average (binary shift) (on PPB1 only)