SPRUJD3A July 2025 – October 2025 F28E120SB , F28E120SC
Table 3-3 shows the PIE group and channel assignments for each peripheral interrupt. Each row is a group, and each column is a channel within that group. When multiple interrupts are pending, the lowest-numbered channel is the lowest-numbered group is serviced first. Thus, the interrupts at the top of the table have the highest priority, and the interrupts at the bottom have the lowest priority.
| GROUP.CHANNEL | Interrupt Source |
|---|---|
| INT1.1 | ADCA1 |
| INT1.2 | |
| INT1.3 | XINT1 |
| INT1.4 | XINT2 |
| INT2.1 | SYS_ERR |
| INT2.2 | TIMER0 |
| INT2.3 | WAKE |
| INT2.4 | PWM1 |
| INT3.1 | |
| INT3.2 | PWM3 |
| INT3.3 | |
| INT3.4 | |
| INT4.1 | |
| INT4.2 | Reserved |
| INT4.3 | ECAP1 |
| INT4.4 | |
| INT5.1 | EQEP1 |
| INT5.2 | SPIA_RX |
| INT5.3 | SPIA_TX |
| INT5.4 | |
| INT6.1 | |
| INT6.2 | DCC0 |
| INT6.3 | DMA_CH1 |
| INT6.4 | DMA_CH2 |
| INT7.1 | |
| INT7.2 | I2CA |
| INT7.3 | I2CA_FIFO |
| INT7.4 | SCIA_RX |
| INT8.1 | SCIA_TX |
| INT8.2 | SCIB_RX |
| INT8.3 | SCIB_TX |
| INT8.4 | |
| INT9.1 | |
| INT9.2 | UART0_INT |
| INT9.3 | ADCA_EVT |
| INT9.4 | ADCA2 |
| INT10.1 | |
| INT10.2 | |
| INT10.3 | XINT3 |
| INT10.4 | XINT4 |
| INT11.1 | XINT5 |
| INT11.2 | FLSS_INT |
| INT11.3 | |
| INT11.4 | |
| INT12.1 | |
| INT12.2 | |
| INT12.3 | |
| INT12.4 | Reserved |