SPRUJD3A July 2025 – October 2025 F28E120SB , F28E120SC
Table 3-84 lists the memory-mapped registers for the SYNC_SOC_REGS registers. All register offset addresses not listed in Table 3-84 should be considered as reserved locations and the register contents should not be modified.
| Offset | Acronym | Register Name | Write Protection |
|---|---|---|---|
| 0h | SYNCSELECT | Sync Input and Output Select Register | EALLOW |
| 2h | ADCSOCOUTSELECT | External ADCSOC Select Register | EALLOW |
| 4h | SYNCSOCLOCK | SYNCSEL and EXTADCSOC Select Lock register | EALLOW |
Complex bit access types are encoded to fit into small table cells. Table 3-85 shows the codes that are used for access types in this section.
| Access Type | Code | Description |
|---|---|---|
| Read Type | ||
| R | R | Read |
| R-0 | R -0 | Read Returns 0s |
| Write Type | ||
| W | W | Write |
| WSonce | W Sonce | Write Set once |
| Reset or Default Value | ||
| -n | Value after reset or the default value | |
| Register Array Variables | ||
| i,j,k,l,m,n | When these variables are used in a register name, an offset, or an address, they refer to the value of a register array where the register is part of a group of repeating registers. The register groups form a hierarchical structure and the array is represented with a formula. | |
| y | When this variable is used in a register name, an offset, or an address it refers to the value of a register array. | |
SYNCSELECT is shown in Figure 3-72 and described in Table 3-86.
Return to the Summary Table.
Sync Input and Output Select Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | SYNCOUT | RESERVED | |||||||||||||
| R-0-0h | R/W-0h | R-0-0h | |||||||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | |||||||||||||||
| R-0-0h | |||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-29 | RESERVED | R-0 | 0h | Reserved |
| 28-24 | SYNCOUT | R/W | 0h | Select Syncout Source: 00000: PWM1SYNCOUT selected to drive the EXTSYNCOUT pin. 00001: PWM2SYNCOUT selected to drive the EXTSYNCOUT pin (reserved). 00010: PWM3SYNCOUT selected to drive the EXTSYNCOUT pin. 00011: PWM4SYNCOUT selected to drive the EXTSYNCOUT pin (reserved). 00100: PWM5SYNCOUT selected to drive the EXTSYNCOUT pin (reserved). 00101: PWM6SYNCOUT selected to drive the EXTSYNCOUT pin (reserved). 00110: Reserved 00111: Reserved 01000: Reserved 01001: Reserved 01010: Reserved 01011: Reserved 01100: Reserved 01101: Reserved 01110: Reserved 01111: Reserved 10000: Reserved 10001: Reserved 10010: Reserved 10011: Reserved 10100: Reserved 10101: Reserved 10110: Reserved 10111: Reserved 11000: ECAP1SYNCOUT selected to drive the EXTSYNCOUT pin. 11001: ECAP2SYNCOUT selected to drive the EXTSYNCOUT pin (reserved). 11010: Reserved 11011: Reserved 11100: Reserved 11101: Reserved 11110: Reserved 11111: Reserved Notes: [1] Reserved position defaults to 00 selection Reset type: SYSRSn |
| 23-0 | RESERVED | R-0 | 0h | Reserved |
ADCSOCOUTSELECT is shown in Figure 3-73 and described in Table 3-87.
Return to the Summary Table.
External ADCSOC Select Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | |||
| R-0-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | |||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | PWM3SOCBEN | RESERVED | PWM1SOCBEN |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | |||
| R-0-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | |||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | PWM3SOCAEN | RESERVED | PWM1SOCAEN |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-28 | RESERVED | R-0 | 0h | Reserved |
| 27 | RESERVED | R/W | 0h | Reserved |
| 26 | RESERVED | R/W | 0h | Reserved |
| 25 | RESERVED | R/W | 0h | Reserved |
| 24 | RESERVED | R/W | 0h | Reserved |
| 23 | RESERVED | R/W | 0h | Reserved |
| 22 | RESERVED | R/W | 0h | Reserved |
| 21 | RESERVED | R/W | 0h | Reserved |
| 20 | RESERVED | R/W | 0h | Reserved |
| 19 | RESERVED | R/W | 0h | Reserved |
| 18 | PWM3SOCBEN | R/W | 0h | ADCSOCBOn source select: 0: Respective PWM SOCB output is not selected 1: Respective PWM SOCB output is selected Reset type: SYSRSn |
| 17 | RESERVED | R/W | 0h | Reserved |
| 16 | PWM1SOCBEN | R/W | 0h | ADCSOCBOn source select: 0: Respective PWM SOCB output is not selected 1: Respective PWM SOCB output is selected Reset type: SYSRSn |
| 15-12 | RESERVED | R-0 | 0h | Reserved |
| 11 | RESERVED | R/W | 0h | Reserved |
| 10 | RESERVED | R/W | 0h | Reserved |
| 9 | RESERVED | R/W | 0h | Reserved |
| 8 | RESERVED | R/W | 0h | Reserved |
| 7 | RESERVED | R/W | 0h | Reserved |
| 6 | RESERVED | R/W | 0h | Reserved |
| 5 | RESERVED | R/W | 0h | Reserved |
| 4 | RESERVED | R/W | 0h | Reserved |
| 3 | RESERVED | R/W | 0h | Reserved |
| 2 | PWM3SOCAEN | R/W | 0h | ADCSOCAOn source select: 0: Respective PWM SOCA output is not selected 1: Respective PWM SOCA output is selected Reset type: SYSRSn |
| 1 | RESERVED | R/W | 0h | Reserved |
| 0 | PWM1SOCAEN | R/W | 0h | ADCSOCAOn source select: 0: Respective PWM SOCA output is not selected 1: Respective PWM SOCA output is selected Reset type: SYSRSn |
SYNCSOCLOCK is shown in Figure 3-74 and described in Table 3-88.
Return to the Summary Table.
SYNCSEL and EXTADCSOC Select Lock register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | ADCSOCOUTSELECT | SYNCSELECT | |||||
| R-0-0h | R/WSonce-0h | R/WSonce-0h | |||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-2 | RESERVED | R-0 | 0h | Reserved |
| 1 | ADCSOCOUTSELECT | R/WSonce | 0h | ADCSOCOUTSELECT Register Lock bit: 0: Respective register is not locked 1: Respective register is locked. Notes: [1] Any bit in this register, once set can only be creaed through a SYSRSn. Write of 0 to any bit of this regtister has no effect [2] The locking mechanism applies to only writes. Reads to the registers which have LOCK protection are always allowed Reset type: SYSRSn |
| 0 | SYNCSELECT | R/WSonce | 0h | SYNCSELECT Register Lock bit: 0: Respective register is not locked 1: Respective register is locked. Notes: [1] Any bit in this register, once set can only be creaed through a SYSRSn. Write of 0 to any bit of this regtister has no effect [2] The locking mechanism applies to only writes. Reads to the registers which have LOCK protection are always allowed Reset type: SYSRSn |