SPRUJB6B November 2024 – May 2025 AM2612
The tables below summarize the device integration details of EDMA XBAR Interrupt router.
| Module Instance | Device Allocation | SoC Interconnect |
|---|---|---|
| EDMA_XBAR_INTRTR0 | ✓ | INFRA0 VBUSP Interconnect |
| Module Instance | Module Clock in_intr | Source Clock Signal | Source | Default Freq | Description |
|---|---|---|---|---|---|
| EDMA_XBAR_INTRTR0 | SYSCLK | SYS_CLK | MSS_RCM | 200 MHz | EDMA_XBAR_INTRTR0 Functional and Interface clock |
| Module Instance | Module Reset in_intr | Source Reset Signal | Source | Description |
|---|---|---|---|---|
| EDMA_XBAR_INTRTR0 | RST | SYS_RST | MSS_RCM | EDMA_XBAR_INTRTR0 Reset |
| Module Instance | Module XBAR Output | Destination XBAR signal | Destination | Description | Type |
|---|---|---|---|---|---|
| EDMA_XBAR_INTRTR0 | outl_intr_0 | EDMA_Trigger_XBAROut_0 | TPCC | Selectable Hardware Request 0 | Pulse |
| outl_intr_1 | EDMA_Trigger_XBAROut_1 | Selectable Hardware Request 1 | |||
| outl_intr_2 | EDMA_Trigger_XBAROut_2 | Selectable Hardware Request 2 | |||
| outl_intr_3 | EDMA_Trigger_XBAROut_3 | Selectable Hardware Request 3 | |||
| outl_intr_4 | EDMA_Trigger_XBAROut_4 | Selectable Hardware Request 4 | |||
| outl_intr_5 | EDMA_Trigger_XBAROut_5 | Selectable Hardware Request 5 | |||
| outl_intr_6 | EDMA_Trigger_XBAROut_6 | Selectable Hardware Request 6 | |||
| outl_intr_7 | EDMA_Trigger_XBAROut_7 | Selectable Hardware Request 7 | |||
| outl_intr_8 | EDMA_Trigger_XBAROut_8 | Selectable Hardware Request 8 | |||
| outl_intr_9 | EDMA_Trigger_XBAROut_9 | Selectable Hardware Request 9 | |||
| outl_intr_10 | EDMA_Trigger_XBAROut_10 | Selectable Hardware Request 10 | |||
| outl_intr_11 | EDMA_Trigger_XBAROut_11 | Selectable Hardware Request 11 | |||
| outl_intr_12 | EDMA_Trigger_XBAROut_12 | Selectable Hardware Request 12 | |||
| outl_intr_13 | EDMA_Trigger_XBAROut_13 | Selectable Hardware Request 13 | |||
| outl_intr_14 | EDMA_Trigger_XBAROut_14 | Selectable Hardware Request 14 | |||
| outl_intr_15 | EDMA_Trigger_XBAROut_15 | Selectable Hardware Request 15 | |||
| outl_intr_16 | EDMA_Trigger_XBAROut_16 | Selectable Hardware Request 16 | |||
| outl_intr_17 | EDMA_Trigger_XBAROut_17 | Selectable Hardware Request 17 | |||
| outl_intr_18 | EDMA_Trigger_XBAROut_18 | Selectable Hardware Request 18 | |||
| outl_intr_19 | EDMA_Trigger_XBAROut_19 | Selectable Hardware Request 19 | |||
outl_intr_20 | EDMA_Trigger_XBAROut_20 | Selectable Hardware Request 20 | |||
| outl_intr_21 | EDMA_Trigger_XBAROut_21 | Selectable Hardware Request 21 | |||
| outl_intr_22 | EDMA_Trigger_XBAROut_22 | Selectable Hardware Request 22 | |||
| outl_intr_23 | EDMA_Trigger_XBAROut_23 | Selectable Hardware Request 23 | |||
| outl_intr_24 | EDMA_Trigger_XBAROut_24 | Selectable Hardware Request 24 | |||
| outl_intr_25 | EDMA_Trigger_XBAROut_25 | Selectable Hardware Request 25 | |||
| outl_intr_26 | EDMA_Trigger_XBAROut_26 | Selectable Hardware Request 26 | |||
| outl_intr_27 | EDMA_Trigger_XBAROut_27 | Selectable Hardware Request 27 | |||
| outl_intr_28 | EDMA_Trigger_XBAROut_28 | Selectable Hardware Request 28 | |||
| outl_intr_29 | EDMA_Trigger_XBAROut_29 | Selectable Hardware Request 29 | |||
outl_intr_30 | EDMA_Trigger_XBAROut_30 | Selectable Hardware Request 30 | |||
| outl_intr_31 | EDMA_Trigger_XBAROut_31 | Selectable Hardware Request 31 | |||
| outl_intr_32 | EDMA_Trigger_XBAROut_32 | Selectable Hardware Request 32 | |||
| outl_intr_33 | EDMA_Trigger_XBAROut_33 | Selectable Hardware Request 33 | |||
| outl_intr_34 | EDMA_Trigger_XBAROut_34 | Selectable Hardware Request 34 | |||
| outl_intr_35 | EDMA_Trigger_XBAROut_35 | Selectable Hardware Request 35 | |||
| outl_intr_36 | EDMA_Trigger_XBAROut_36 | Selectable Hardware Request 36 | |||
| outl_intr_37 | EDMA_Trigger_XBAROut_37 | Selectable Hardware Request 37 | |||
| outl_intr_38 | EDMA_Trigger_XBAROut_38 | Selectable Hardware Request 38 | |||
| outl_intr_39 | EDMA_Trigger_XBAROut_39 | Selectable Hardware Request 39 | |||
outl_intr_40 | EDMA_Trigger_XBAROut_40 | Selectable Hardware Request 40 | |||
| outl_intr_41 | EDMA_Trigger_XBAROut_41 | Selectable Hardware Request 41 | |||
| outl_intr_42 | EDMA_Trigger_XBAROut_42 | Selectable Hardware Request 42 | |||
| outl_intr_43 | EDMA_Trigger_XBAROut_43 | Selectable Hardware Request 43 | |||
| outl_intr_44 | EDMA_Trigger_XBAROut_44 | Selectable Hardware Request 44 | |||
| outl_intr_45 | EDMA_Trigger_XBAROut_45 | Selectable Hardware Request 45 | |||
| outl_intr_46 | EDMA_Trigger_XBAROut_46 | Selectable Hardware Request 46 | |||
| outl_intr_47 | EDMA_Trigger_XBAROut_47 | Selectable Hardware Request 47 | |||
| outl_intr_48 | EDMA_Trigger_XBAROut_48 | Selectable Hardware Request 48 | |||
| outl_intr_49 | EDMA_Trigger_XBAROut_49 | Selectable Hardware Request 49 | |||
outl_intr_50 | EDMA_Trigger_XBAROut_50 | Selectable Hardware Request 50 | |||
| outl_intr_51 | EDMA_Trigger_XBAROut_51 | Selectable Hardware Request 51 | |||
| outl_intr_52 | EDMA_Trigger_XBAROut_52 | Selectable Hardware Request 52 | |||
| outl_intr_53 | EDMA_Trigger_XBAROut_53 | Selectable Hardware Request 53 | |||
| outl_intr_54 | EDMA_Trigger_XBAROut_54 | Selectable Hardware Request 54 | |||
| outl_intr_55 | EDMA_Trigger_XBAROut_55 | Selectable Hardware Request 55 | |||
| outl_intr_56 | EDMA_Trigger_XBAROut_56 | Selectable Hardware Request 56 | |||
| outl_intr_57 | EDMA_Trigger_XBAROut_57 | Selectable Hardware Request 57 | |||
| outl_intr_58 | EDMA_Trigger_XBAROut_58 | Selectable Hardware Request 58 | |||
| outl_intr_59 | EDMA_Trigger_XBAROut_59 | Selectable Hardware Request 59 | |||
outl_intr_60 | EDMA_Trigger_XBAROut_60 | Selectable Hardware Request 60 | |||
| outl_intr_61 | EDMA_Trigger_XBAROut_61 | Selectable Hardware Request 61 | |||
| outl_intr_62 | EDMA_Trigger_XBAROut_62 | Selectable Hardware Request 62 | |||
| outl_intr_63 | EDMA_Trigger_XBAROut_63 | Selectable Hardware Request 63 |
| Module Instance | Source Module | Source in_intr signal | XBAR Module in_intr | Desc ription | Type |
|---|---|---|---|---|---|
| EDMA_XBAR_INTRTR0 | LIN0 | lin0_RXDMA | IN_INTR0 | LIN0 RX DMA Request | Pulse |
| LIN0 | lin0_TXDMA | IN_INTR1 | LIN0 TX DMA Request | Pulse | |
| LIN1 | lin1_RXDMA | IN_INTR2 | LIN1 RX DMA Request | Pulse | |
| LIN1 | lin0_TXDMA | IN_INTR3 | LIN1 TX DMA Request | Pulse | |
| LIN2 | lin2_RXDMA | IN_INTR4 | LIN2 RX DMA Request | Pulse | |
| LIN2 | lin2_TXDMA | IN_INTR5 | LIN2 TX DMA Request | Pulse | |
| I2C0 | I2C0_TX | IN_INTR6 | I2C0 RX DMA Request | Pulse | |
| I2C0 | I2C0_RX | IN_INTR7 | I2C0 TX DMA Request | Pulse | |
| I2C1 | I2C1_TX | IN_INTR8 | I2C1 RX DMA Request | Pulse | |
| I2C1 | I2C1_RX | IN_INTR9 | I2C1 TX DMA Request | Pulse | |
| I2C2 | I2C2_TX | IN_INTR10 | I2C2 RX DMA Request | Pulse | |
| I2C2 | I2C2_RX | IN_INTR11 | I2C2 TX DMA Request | Pulse | |
| SPI0 | SPI0_dma_Read_req0 | IN_INTR12 | SPI0 DMA Read Request 0 | Pulse | |
| SPI0 | SPI0_dma_Read_req1 | IN_INTR13 | SPI0 DMA Read Request 1 | Pulse | |
| SPI0 | SPI0_dma_Write_req0 | IN_INTR14 | SPI0 DMA Write Request 0 | Pulse | |
| SPI0 | SPI0_dma_Write_req1 | IN_INTR15 | SPI0 DMA Write Request 1 | Pulse | |
| SPI1 | SPI1_dma_Read_req0 | IN_INTR16 | SPI1 DMA Read Request 0 | Pulse | |
| SPI1 | SPI1_dma_Read_req1 | IN_INTR17 | SPI1 DMA Read Request 1 | Pulse | |
| SPI1 | SPI1_dma_Write_req0 | IN_INTR18 | SPI1 DMA Write Request 0 | Pulse | |
| SPI1 | SPI1_dma_Write_req1 | IN_INTR19 | SPI1 DMA Write Request 1 | Pulse | |
| SPI2 | SPI2_dma_Read_req0 | IN_INTR20 | SPI2 DMA Read Request 0 | Pulse | |
| SPI2 | SPI2_dma_Read_req1 | IN_INTR21 | SPI2 DMA Read Request 1 | Pulse | |
| SPI2 | SPI2_dma_Write_req0 | IN_INTR22 | SPI0 DMA Write Request 0 | Pulse | |
| SPI2 | SPI2_dma_Write_req1 | IN_INTR23 | SPI0 DMA Write Request 1 | Pulse | |
| SPI3 | SPI3_dma_Read_req0 | IN_INTR24 | SPI3 DMA Read Request 0 | Pulse | |
| SPI3 | SPI3_dma_Read_req1 | IN_INTR25 | SPI3 DMA Read Request 1 | Pulse | |
| SPI3 | SPI3_dma_Write_req0 | IN_INTR14 | SPI3 DMA Write Request 0 | Pulse | |
| SPI3 | SPI3_dma_Write_req1 | IN_INTR15 | SPI3 DMA Write Request 1 | Pulse | |
| RTI0 | RTI0_DMA_0 | IN_INTR28 | RTI0 DMA Request 0 | Pulse | |
| RTI0 | RTI0_DMA_1 | IN_INTR29 | RTI0 DMA Request 1 | Pulse | |
| RTI0 | RTI0_DMA_2 | IN_INTR30 | RTI0 DMA Request 2 | Pulse | |
| RTI0 | RTI0_DMA_3 | IN_INTR31 | RTI0 DMA Request 3 | Pulse | |
| RTI1 | RTI1_DMA_0 | IN_INTR32 | RTI1 DMA Request 0 | Pulse | |
| RTI1 | RTI1_DMA_1 | IN_INTR33 | RTI1 DMA Request 1 | Pulse | |
| RTI1 | RTI1_DMA_2 | IN_INTR34 | RTI1 DMA Request 2 | Pulse | |
| RTI1 | RTI1_DMA_3 | IN_INTR35 | RTI1 DMA Request 3 | Pulse | |
| RTI2 | RTI2_DMA_0 | IN_INTR36 | RTI2 DMA Request 0 | Pulse | |
| RTI2 | RTI2_DMA_1 | IN_INTR37 | RTI2 DMA Request 1 | Pulse | |
| RTI2 | RTI2_DMA_2 | IN_INTR38 | RTI2 DMA Request 2 | Pulse | |
| RTI2 | RTI2_DMA_3 | IN_INTR39 | RTI2 DMA Request 3 | Pulse | |
| RTI3 | RTI3_DMA_0 | IN_INTR40 | RTI3 DMA Request 0 | Pulse | |
| RTI3 | RTI3_DMA_1 | IN_INTR41 | RTI3 DMA Request 1 | Pulse | |
| RTI3 | RTI3_DMA_2 | IN_INTR42 | RTI3 DMA Request 2 | Pulse | |
| RTI3 | RTI3_DMA_3 | IN_INTR43 | RTI3 DMA Request 3 | Pulse | |
| MCAN0 | mcanss0_tx_dma_0 | IN_INTR44 | MCAN0 TX DMA Request 0 | Pulse | |
| MCAN0 | mcanss0_tx_dma_1 | IN_INTR45 | MCAN0 TX DMA Request 1 | Pulse | |
| MCAN0 | mcanss0_tx_dma_2 | IN_INTR46 | MCAN0 TX DMA Request 2 | Pulse | |
| MCAN0 | mcanss0_tx_dma_3 | IN_INTR47 | MCAN0 TX DMA Request 3 | Pulse | |
| MCAN1 | mcanss1_tx_dma_0 | IN_INTR48 | MCAN1 TX DMA Request 0 | Pulse | |
| MCAN1 | mcanss1_tx_dma_1 | IN_INTR49 | MCAN1 TX DMA Request 1 | Pulse | |
| MCAN1 | mcanss1_tx_dma_2 | IN_INTR50 | MCAN1 TX DMA Request 2 | Pulse | |
| MCAN1 | mcanss1_tx_dma_3 | IN_INTR51 | MCAN1 TX DMA Request 3 | Pulse | |
| UART0 | usart0_dma_0 | IN_INTR52 | UART0 DMA Request 0 | Pulse | |
| UART0 | usart0_dma_1 | IN_INTR53 | UART0 DMA Request 1 | Pulse | |
| UART1 | usart1_dma_0 | IN_INTR54 | UART1 DMA Request 0 | Pulse | |
| UART1 | usart1_dma_1 | IN_INTR55 | UART1 DMA Request 1 | Pulse | |
| UART2 | usart2_dma_0 | IN_INTR56 | UART2 DMA Request 0 | Pulse | |
| UART2 | usart2_dma_1 | IN_INTR57 | UART2 DMA Request 1 | Pulse | |
| UART3 | usart0_dma_0 | IN_INTR58 | UART3 DMA Request 0 | Pulse | |
| UART3 | usart3_dma_1 | IN_INTR59 | UART3 DMA Request 1 | Pulse | |
| UART4 | usart4_dma_0 | IN_INTR60 | UART4 DMA Request 0 | Pulse | |
| UART4 | usart4_dma_1 | IN_INTR61 | UART4 DMA Request 1 | Pulse | |
| UART5 | usart5_dma_0 | IN_INTR62 | UART5 DMA Request 0 | Pulse | |
| UART5 | usart5_dma_1 | IN_INTR63 | UART5 DMA Request 1 | Pulse | |
| MCRC | mcrc_DMA_Event_0 | IN_INTR64 | MCRC DMA Event 0 | Pulse | |
| MCRC | mcrc_DMA_Event_1 | IN_INTR65 | MCRC DMA Event 1 | Pulse | |
| MCRC | mcrc_DMA_Event_2 | IN_INTR66 | MCRC DMA Event 2 | Pulse | |
| MCRC | mcrc_DMA_Event_3 | IN_INTR67 | MCRC DMA Event 3 | Pulse | |
| OSPI0 | OSPI0_intr | IN_INTR68 | OSPI0 Interrupt | Level | |
| GPIO_XBAR | GPIO_xbarout_4 | IN_INTR69 | GPIO XBAR Out 4 | Pulse | |
| GPIO_XBAR | GPIO_xbarout_5 | IN_INTR70 | GPIO XBAR Out 5 | Pulse | |
| GPIO_XBAR | GPIO_xbarout_6 | IN_INTR71 | GPIO XBAR Out 6 | Pulse | |
| GPIO_XBAR | GPIO_xbarout_7 | IN_INTR72 | GPIO XBAR Out 7 | Pulse | |
| SOC_TimeSync_XBAR | Sync_Xbarout_0 | IN_INTR73 | SOC TimeSync XBAR Out 0 | Pulse | |
| SOC_TimeSync_XBAR | Sync_Xbarout_1 | IN_INTR74 | SOC TimeSync XBAR Out 1 | Pulse | |
| CONTROLSS_TimeSync_XBAR | C2k_timesync_xbar.out10 | IN_INTR75 | CONTROLSS TimeSync XBAR Out 0 | Pulse | |
| CONTROLSS_TimeSync_XBAR | C2k_timesync_xbar.out11 | IN_INTR76 | CONTROLSS TimeSync XBAR Out 1 | Pulse | |
| CONTROLSS_DMA_XBAR | CCSS_DMA_0 | IN_INTR77 | CONTROLSS EDMA_XBAR Out 0 | Pulse | |
| CONTROLSS_DMA_XBAR | CCSS_DMA_1 | IN_INTR78 | CONTROLSS EDMA_XBAR Out 1 | Pulse | |
| CONTROLSS_DMA_XBAR | CCSS_DMA_2 | IN_INTR79 | CONTROLSS EDMA_XBAR Out 2 | Pulse | |
| CONTROLSS_DMA_XBAR | CCSS_DMA_3 | IN_INTR80 | CONTROLSS EDMA_XBAR Out 3 | Pulse | |
| CONTROLSS_DMA_XBAR | CCSS_DMA_4 | IN_INTR81 | CONTROLSS EDMA_XBAR Out 4 | Pulse | |
| CONTROLSS_DMA_XBAR | CCSS_DMA_5 | IN_INTR82 | CONTROLSS EDMA_XBAR Out 5 | Pulse | |
| CONTROLSS_DMA_XBAR | CCSS_DMA_6 | IN_INTR83 | CONTROLSS EDMA_XBAR Out 6 | Pulse | |
| CONTROLSS_DMA_XBAR | CCSS_DMA_7 | IN_INTR84 | CONTROLSS EDMA_XBAR Out 7 | Pulse | |
| CONTROLSS_DMA_XBAR | CCSS_DMA_8 | IN_INTR85 | CONTROLSS EDMA_XBAR Out 8 | Pulse | |
| CONTROLSS_DMA_XBAR | CCSS_DMA_9 | IN_INTR86 | CONTROLSS EDMA_XBAR Out 9 | Pulse | |
| CONTROLSS_DMA_XBAR | CCSS_DMA_10 | IN_INTR87 | CONTROLSS EDMA_XBAR Out 10 | Pulse | |
| CONTROLSS_DMA_XBAR | CCSS_DMA_11 | IN_INTR88 | CONTROLSS EDMA_XBAR Out 11 | Pulse | |
| CONTROLSS_DMA_XBAR | CCSS_DMA_12 | IN_INTR89 | CONTROLSS EDMA_XBAR Out 12 | Pulse | |
| CONTROLSS_DMA_XBAR | CCSS_DMA_13 | IN_INTR90 | CONTROLSS EDMA_XBAR Out 13 | Pulse | |
| CONTROLSS_DMA_XBAR | CCSS_DMA_14 | IN_INTR91 | CONTROLSS EDMA_XBAR Out 14 | Pulse | |
| CONTROLSS_DMA_XBAR | CCSS_DMA_15 | IN_INTR92 | CONTROLSS EDMA_XBAR Out 15 | Pulse | |
| MMCSD | mmc_DMA_RD | IN_INTR93 | MMCSD DMA Read Request | Pulse | |
| MMCSD | mmc_DMA_WR | IN_INTR94 | MMCSD DMA Write Request | Pulse | |
| DTHE | DTHE_SHA_DMA_REQ0 | IN_INTR95 | DTHE SHA DMA Request 0 | Pulse | |
| DTHE | DTHE_SHA_DMA_REQ1 | IN_INTR96 | DTHE SHA DMA Request 1 | Pulse | |
| DTHE | DTHE_SHA_DMA_REQ2 | IN_INTR97 | DTHE SHA DMA Request 2 | Pulse | |
| DTHE | DTHE_SHA_DMA_REQ3 | IN_INTR98 | DTHE SHA DMA Request 3 | Pulse | |
| DTHE | DTHE_SHA_DMA_REQ4 | IN_INTR99 | DTHE SHA DMA Request 4 | Pulse | |
| DTHE | DTHE_SHA_DMA_REQ5 | IN_INTR100 | DTHE SHA DMA Request 5 | Pulse | |
| DTHE | DTHE_AES_DMA_REQ0 | IN_INTR101 | DTHE AES DMA Request 0 | Pulse | |
| DTHE | DTHE_AES_DMA_REQ1 | IN_INTR102 | DTHE AES DMA Request 1 | Pulse | |
| DTHE | DTHE_AES_DMA_REQ2 | IN_INTR103 | DTHE AES DMA Request 2 | Pulse | |
| DTHE | DTHE_AES_DMA_REQ3 | IN_INTR104 | DTHE AES DMA Request 3 | Pulse | |
| DTHE | DTHE_AES_DMA_REQ4 | IN_INTR105 | DTHE AES DMA Request 4 | Pulse | |
| DTHE | DTHE_AES_DMA_REQ5 | IN_INTR106 | DTHE AES DMA Request 5 | Pulse | |
| DTHE | DTHE_AES_DMA_REQ6 | IN_INTR107 | DTHE AES DMA Request 6 | Pulse | |
| DTHE | DTHE_AES_DMA_REQ7 | IN_INTR108 | DTHE AES DMA Request 7 | Pulse | |
| MCAN0 | mcanss0_fe_0 | IN_INTR109 | MCAN0 Request 0 | Pulse | |
| MCAN0 | mcanss0_fe_1 | IN_INTR110 | MCAN0 Request 1 | Pulse | |
| MCAN0 | mcanss0_fe_2 | IN_INTR111 | MCAN0 Request 2 | Pulse | |
| MCAN0 | mcanss0_fe_3 | IN_INTR112 | MCAN0 Request 3 | Pulse | |
| MCAN0 | mcanss0_fe_4 | IN_INTR113 | MCAN0 Request 4 | Pulse | |
| MCAN0 | mcanss0_fe_5 | IN_INTR114 | MCAN0 Request 5 | Pulse | |
| MCAN0 | mcanss0_fe_6 | IN_INTR115 | MCAN0 Request 6 | Pulse | |
| MCAN1 | mcanss1_fe_0 | IN_INTR116 | MCAN1 Request 0 | Pulse | |
| MCAN1 | mcanss1_fe_1 | IN_INTR117 | MCAN1 Request 1 | Pulse | |
| MCAN1 | mcanss1_fe_2 | IN_INTR118 | MCAN1 Request 2 | Pulse | |
| MCAN1 | mcanss1_fe_3 | IN_INTR119 | MCAN1 Request 3 | Pulse | |
| MCAN1 | mcanss1_fe_4 | IN_INTR120 | MCAN1 Request 4 | Pulse | |
| MCAN1 | mcanss1_fe_5 | IN_INTR121 | MCAN1 Request 5 | Pulse | |
| MCAN1 | mcanss1_fe_6 | IN_INTR122 | MCAN1 Request 6 | Pulse | |
| GPMC | gpmc_sdmareq | IN_INTR123 | GPMC SDMA Request | Pulse | |
| OSPI1 | OSPI1_Intr | IN_INTR124 | OSPI1 Interrupt | Level |