SPRUJB6B November 2024 – May 2025 AM2612
There are 1x R5FSS modules integrated in the device. The diagram below provides a visual representation of the device integration details.
The tables below summarize the device integration details of R5FSS0.
| Module Instance | SoC Interconnect |
|---|---|
| R5FSS[0]_CORE[0:1] |
CORE VBUSM Interconnect |
|
CORE VBUSP Interconnect |
|
|
INFRA1 VBUSP Interconnect |
| Module Instance | Module Clock Input | Source Clock Signal | Source | Description | |
|---|---|---|---|---|---|
| R5FSS0 | CLK | R5FSS0_CLK | MSS_RCM | Functional Clock. Interface clock is derived from functional clock |
| Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
|---|---|---|---|---|
| R5FSS0 | POR_RST | R5FSS0_POR_RST | MSS_RCM | R5FSS0 Power on Reset |
| CORE0_G_RST | R5FSS0_CORE0_G_RST | MSS_RCM | R5FSS0 Core0 Subsystem reset | |
| CORE1_G_RST | R5FSS0_CORE1_G_RST | MSS_RCM | R5FSS0 Core1 Subsystem reset | |
| CORE0_L_RST | R5FSS0_CORE0_L_RST | MSS_RCM | R5FSS0 Core0 Local Reset | |
| CORE1_L_RST | R5FSS0_CORE1_L_RST | MSS_RCM | R5FSS0 Core1 Local Reset | |
| VIM0_RST | R5FSS0_VIM0_RST | MSS_RCM | R5FSS0 VIM0 Reset | |
| VIM1_RST | R5FSS0_VIM1_RST | MSS_RCM | R5FSS0 VIM1 Reset |
For more information on the interconnects, see the System Interconnect chapter.
For more information on power, reset, and clock management, see the corresponding sections within the Device Configuration chapter.
For more information on the device interrupt controllers, see the Interrupt Controllers chapter.