SPRUJB6B November 2024 – May 2025 AM2612
(FREQ = 5/50/250MHz, Default configuration)
Program RGMII_5 GCD register with the value of 0x636363 to obtain a new desired frequency divided from PLL_CORE_CLKOUT1, MSS_RCM.RGMII_5_CLK_DIV_VAL.CLKDIV = 0x636363
Poll for the CURRDIVR field of corresponding status register to reflect its new frequency change, MSS_RCM.RGMII_5_CLK_STATUS.CURRDIVIDER = 0x63
Program RGMII_50 GCD register with the value of 0x999 to obtain a new desired frequency divided from PLL_CORE_CLKOUT1, MSS_RCM.RGMII_50_CLK_DIV_VAL.CLKDIV = 0x999
Poll for the CURRDIVR field of corresponding status register to reflect its new frequency change, MSS_RCM.RGMII_50_CLK_STATUS.CURRDIVIDER = 0x09
Program RGMII_250 GCD register with the value of 0x111 to obtain a new desired frequency divided from PLL_CORE_CLKOUT1, MSS_RCM.RGMII_250_CLK_DIV_VAL.CLKDIV = 0x111
Poll for the CURRDIVR field of corresponding status register to reflect its new frequency change, MSS_RCM.RGMII_250_CLK_STATUS.CURRDIVIDER = 0x01
Update the CPSW_5_50_250 GCMregister with the value of 0x333 to select PLL_CORE_CLKOUT1as its source, MSS_RCM.CPSW_5_50_250_CLK_MUX_CTRL.CLKSRCSEL = 0x333