SPRUJB6B November 2024 – May 2025 AM2612
CORE_PLL is primarily responsible for the following IPs:
|
Description |
Key Frequencies (MHz) (in MODE1 devices) | Key Frequencies (MHz) (in MODE2 devices) |
|---|---|---|
|
R5 Clock |
400 |
500 |
|
Interconnect |
200 |
250 |
|
Ethernet (CPSW) |
250/50/5 |
250/50/5 |
| ICSSM0/1 | 200 | 250 |
| CANFD | 80 | 80 |
| FSS/OSPI/OPTI_FLASH | 133 | 166.67 |
|
HSM Clock |
200 |
250 |
|
SPI Clock |
50 |
50 |
|
GPMC Clock |
100 |
100 |
|
FSI/SDFM PLL Clock |
400 |
500 |