SPRUJB6B November 2024 – May 2025 AM2612
There are 4x DCC modules integrated in the device. The diagram below provides a visual representation of the device integration details.
The tables below summarize the device integration details of DCC.
| Module Instance | Device Allocation | SoC Interconnect |
|---|---|---|
| MAIN_DCC0 | ✓ | INFRA0 VBUSP Interconnect |
| MAIN_DCC1 | ✓ | INFRA0 VBUSP Interconnect |
| MAIN_DCC2 | ✓ | INFRA0 VBUSP Interconnect |
| MAIN_DCC3 | ✓ | INFRA0 VBUSP Interconnect |
| Module Instance | Module Clock Input | Source Clock Signal | Source | MODE1 Frequency | MODE2 Frequency | Description |
|---|---|---|---|---|---|---|
| MAIN_DCC0 | MAIN_DCC0_CLK (VBUSP_CLK) | SYS_CLK | PLL_CORE_CLK: HSDIV0_CLKOUT0 | 200MHz | 250MHz | MAIN_DCC0 Interface Clock |
| MAIN_DCC1 | MAIN_DCC1_CLK (VBUSP_CLK) | SYS_CLK | PLL_CORE_CLK: HSDIV0_CLKOUT0 | 200MHz | 250MHz | MAIN_DCC1 Interface Clock |
| MAIN_DCC2 | MAIN_DCC2_CLK (VBUSP_CLK) | SYS_CLK | PLL_CORE_CLK: HSDIV0_CLKOUT0 | 200MHz | 250MHz | MAIN_DCC2 Interface Clock |
| MAIN_DCC3 | MAIN_DCC3_CLK (VBUSP_CLK) | SYS_CLK | PLL_CORE_CLK: HSDIV0_CLKOUT0 | 200MHz | 250MHz | MAIN_DCC3 Interface Clock |
| Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
|---|---|---|---|---|
| MAIN_DCC0 | MAIN_DCC0_RST | Warm Reset (SYNC_RST_N) | RCM + Warm Reset Sources | Synchronous Assertion Reset, Active Low |
| MAIN_DCC1 | MAIN_DCC1_RST | Warm Reset (SYNC_RST_N) | RCM + Warm Reset Sources | Synchronous Assertion Reset, Active Low |
| MAIN_DCC2 | MAIN_DCC2_RST | Warm Reset (SYNC_RST_N) | RCM + Warm Reset Sources | Synchronous Assertion Reset, Active Low |
| MAIN_DCC3 | MAIN_DCC3_RST | Warm Reset (SYNC_RST_N) | RCM + Warm Reset Sources | Synchronous Assertion Reset, Active Low |
| Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Type | Description |
|---|---|---|---|---|---|
| MAIN_DCC0 | DCC0_done | DCC0_done | ALL R5FSS Cores | Level | DCC Done Interrupt |
| DCC0_errror | DCC0_errror | ESM | Level | DCC Error Interrupt | |
| MAIN_DCC1 | DCC1_done | DCC1_done | ALL R5FSS Cores | Level | DCC Done Interrupt |
| DCC1_error | DCC1_errror | ESM | Level | DCC Error Interrupt | |
| MAIN_DCC2 | DCC2_done | DCC2_done | ALL R5FSS Cores | Level | DCC Done Interrupt |
| DCC2_errror | DCC2_errror | ESM | Level | DCC Error Interrupt | |
| MAIN_DCC3 | DCC3_done | DCC3_done | ALL R5FSS Cores | Level | DCC Done Interrupt |
| DCC3_errror | DCC3_errror | ESM | Level | DCC Error Interrupt |
For more information on the interconnects, see the System Interconnect chapter.
For more information on power, reset, and clock management, see the corresponding sections within the Device Configuration chapter.
For more information on the device interrupt controllers, see the Interrupt Controllers chapter.