Table 12-112 SOC_TIMESYNC_XBAR0 Device
Integration
| Module Instance |
Device Allocation |
SoC Interconnect |
| SOC_TIMESYNC_XBAR0 |
✔ |
VBUSP INFRA0 Interconnect |
Table 12-113 SOC_TIMESYNC_XBAR0
Clocks
| Module Instance |
Module Clock Input |
Source Clock Signal |
Source |
MODE1 Frequency |
MODE2 Frequency |
Description |
| SOC_TIMESYNC_XBAR0 |
CLK |
SYSCLK |
MSS_RCM |
200MHz |
250MHz |
SOC_TIMESYNC_XBAR0 Functional and Interface clock |
Note: MODE1 is for 400MHz R5 Clock devices and MODE2 is for 500MHz
R5 Clock devices
Table 12-114 SOC_TIMESYNC_XBAR0
Resets
| Module Instance |
Module Reset Input |
Source Reset Signal |
Source |
Description |
| SOC_TIMESYNC_XBAR0 |
RST |
SYS_RST |
RCM + Warm Reset Sources |
SOC_TIMESYNC_XBAR0 Reset |
Table 12-115 SOC_TIMESYNC_XBAR0 Time Sync
Output Events
| Module Instance |
Module Sync Output |
Destination Sync Signal |
Destination |
Type |
Description |
| SOC_TIMESYNC_XBAR0 |
SYNCEVENT_OUT0 |
EPWMx_SYNCIN80 |
EPWMx |
Edge |
Selectable sync event 0 |
| SYNCEVENT_OUT1 |
EPWMx_SYNCIN81 |
EPWMx |
Selectable sync event 1 |
| SYNCEVENT_OUT2 |
CAPEVT0 |
RTI0,WDT0 |
Selectable sync event 2 |
| SYNCEVENT_OUT3 |
CAPEVT1 |
RTI0,WDT0 |
Selectable sync event 3 |
| SYNCEVENT_OUT4 |
CAPEVT0 |
RTI1,WDT1 |
Selectable sync event 4 |
| SYNCEVENT_OUT5 |
CAPEVT1 |
RTI1,WDT1 |
Selectable sync event 5 |
| SYNCEVENT_OUT6 |
CAPEVT0 |
RTI2,WDT2 |
Selectable sync event 6 |
| SYNCEVENT_OUT7 |
CAPEVT1 |
RTI2,WDT2 |
Selectable sync event 7 |
| SYNCEVENT_OUT8 |
CAPEVT0 |
RTI3,WDT3 |
Selectable sync event 8 |
| SYNCEVENT_OUT9 |
CAPEVT1 |
RTI3,WDT3 |
Selectable sync event 9 |
| SYNCEVENT_OUT10 |
EDMA_TRIGGERXBAR_IN75 |
EDMA_TRIGGERXBAR |
Selectable sync event 10 |
| SYNCEVENT_OUT11 |
EDMA_TRIGGERXBAR_IN76 |
EDMA_TRIGGERXBAR |
Selectable sync event 11 |
| Module Instance |
Module Sync Input |
TimeSync Event Sources |
| SOC_TIMESYNC_XBAR0 |
SYNCEVENT_IN[45:0]
|
See SOC_TIMESYNC_XBAR0 Event Map table for
time sync event mapping. |