Each ADC supports the following features:
- External reference set by VREFHI and VREFLO pins
- Single-ended (SE) signal conversions
- Differential-ended (DE) signal conversions
- Input multiplexer with up to 6
channels
- External channel mux option to expand available ADC channels
- 16 configurable SOCs
- Type 4 digital wrappers that enhances the ADC capabilities to include:
- Over and Under Sampling
- External Channel support with at least 2 bit external select per ADC
- 16 individually addressable result registers
- Two trigger repeater modules
, enabling customizable hardware oversamplingand undersampling modes with little or no CPU overhead
- Multiple trigger sources:
- S/W (with available global synchronization for multiple ADCs) - software immediate start
- All ePWMs- ADCSOC A or B
- GPIO: INPUTXBAR[5]
- ADCINT1/2
- ECAP events in capture mode (CEVT1, CEVT2, CEVT3, and CEVT4) and APWM mode (period match, compare match, or both)
- Four flexible VIM interrupts triggers
- Burst mode
- Four post-processing blocks, each with:
- Saturating offset calibration
- Error from set-point calculation
- High, low, and zero-crossing compare, with interrupt and ePWM trip capability
- Trigger-to-sample delay capture
- Connections to 6 Simultaneous Compare Blocks (also known as ADC Safety Tiles)
- Aggregation functions: max, min, sum and average (binary shift)
- Absolute value function
- Result safety checkers to compare SOC results on same ADC or multiple ADC instances