SPRUJB6B November 2024 – May 2025 AM2612
The configuration sequence used for locking the CORE PLL (point 3 to 12) to be followed along with calculated values which is dependent on ETH PLL lock frequency is programmed in the registers available for ETH PLL inside TOP_RCM memory map for locking the ETHERNET PLL.
For PLL ETH HSDIVDER settings follow the sequence below,
TOP_RCM.PLL_ETH_HSDIVIDER_CLKOUT0.DIV= 0x01(i.e. 450 MHz)
TOP_RCM.PLL_ETH_HSDIVIDER_CLKOUT2.DIV = 0x05 (i.e. 150MHz)TOP_RCM.PLL_ETH_HSDIVIDER.TENABLEDIV register field,
TOP_RCM.PLL_ETH_HSDIVIDER.TENABLEDIV = 0x1
TOP_RCM.PLL_ETH_HSDIVIDER.TENABLEDIV = 0x0
TOP_RCM.PLL_ETH_HSDIVIDER_CLKOUT0.GATE_CTRL = 0x1
TOP_RCM.PLL_ETH_HSDIVIDER_CLKOUT2.GATE_CTRL = 0x1