SPRUJB6B November 2024 – May 2025 AM2612
Refer to Section 5.4.1 for more information about all OSPI boot modes.
OSPI (8S) and xSPI (8D) Boot Pinmux summarizes the QSPI pin configuration done by ROM code for OSPI boot device on port 0.
| Package Name | Function Name | GPIO # | Input Override | Input Override Control | Output Override | Output Override Control | PinMux Mode # | PI | PU/PD Sel | SC1 | GPIO Sel | Qual Sel | Input Invert Sel | Safety Override Sel | HS Mode | HS Controller |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| OSPI0_CSn0 | OSPI0_CSn0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| OSPI0_CLK0 | OSPI0_CLK | 2 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| OSPI0_D0 | OSPI0_D0 | 3 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| OSPI0_D1 | OSPI0_D1 | 4 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| OSPI0_D2 | OSPI0_D2 | 5 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| OSPI0_D3 | OSPI0_D3 | 6 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| MCAN0_RX | OSPI0_D4 | 7 | 0 | 0 | 0 | 0 | 2 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| MCAN0_TX | OSPI0_D5 | 8 | 0 | 0 | 0 | 0 | 2 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| MCAN1_RX | OSPI0_D6 | 9 | 0 | 0 | 0 | 0 | 2 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| MCAN1_TX | OSPI0_D7 | 10 | 0 | 0 | 0 | 0 | 2 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| Package Name | Function Name | GPIO # | Input Override | Input Override Control | Output Override | Output Override Control | PinMux Mode # | PI | PU/PD Sel | SC1 | GPIO Sel | Qual Sel | Input Invert Sel | Safety Override Sel | HS Mode | HS Controller |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| EPWM9_B | OSPI0_CSn0 | 62 | 0 | 0 | 0 | 0 | 6 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| MCAN1_TX | OSPI0_CLK | 10 | 0 | 0 | 0 | 0 | 5 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| OSPI0_CLK | OSPI0_D0 | 2 | 0 | 0 | 0 | 0 | 4 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| PR1_PRU0_GPIO9 | OSPI0_D1 | 70 | 0 | 0 | 0 | 0 | 6 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| MCAN0_RX | OSPI0_D2 | 7 | 0 | 0 | 0 | 0 | 5 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| PR1_PRU0_GPIO2 | OSPI0_D3 | 69 | 0 | 0 | 0 | 0 | 2 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| UART1_TXD | OSPI0_D4 | 76 | 0 | 0 | 0 | 0 | 2 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| PR1_PRU0_GPIO0 | OSPI0_D5 | 67 | 0 | 0 | 0 | 0 | 2 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| MCAN0_TX | OSPI0_D6 | 8 | 0 | 0 | 0 | 0 | 2 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| PR1_PRU0_GPIO1 | OSPI0_D7 | 68 | 0 | 0 | 0 | 0 | 2 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |