SPRUJB6B November 2024 – May 2025 AM2612
| Region Name | Start Address | End Address | Size |
|---|---|---|---|
| R5SS0_CORE0_TCMA_ROM | 0x0000 0000 | 0x0000 FFFF | 64 KB |
| R5SS0_CORE0_TCMA_RAM | 0x0002 0000 | 0x0003 FFFF (Dual Core) 0x0005 FFFF (Lockstep) |
128 KB (Dual Core)
256 KB (Lockstep) |
| R5SS0_CORE0_TMU | 0x0006 0000 | 0x0007 FFFF | 131 KB |
| R5SS0_CORE0_TCMB_RAM | 0x0008 0000 | 0x0009 FFFF(Dual Core) 0x000B FFFF (Lockstep) |
128 KB (Dual Core)
256 KB (Lockstep) |
| R5SS0_CORE0_VIM | 0x50F0 0000 | 0x50F0 3FFF | 16 KB |
| R5SS0_CORE0_WWDT (WDT0) | 0x5210 0000 | 0x5210 00FF | 256 Bytes |
| R5SS0_CORE0_RTI (RTI0) | 0x5218 0000 | 0x5218 0FFF | 1 KB |
| ROM to RAM Swap (ROM Eclipse) | |||
| R5SS0_CORE0_TCMA_ROM | NA | NA | NA |
| R5SS0_CORE0_TCMA_RAM | 0x0000 0000 | 0x0001 FFFF (Dual Core) 0x0003 FFFF (Lockstep) |
128 KB (Dual Core) 256 KB (Lockstep) |
| R5SS0_CORE0_TCMB_RAM | 0x0008 0000 | 0x0009 FFFF (Dual Core) 0x000B FFFF (Lockstep) |
128 KB (Dual Core) 256 KB (Lockstep) |
| R5SS0_CORE0_VIM | 0x50F0 0000 | 0x50F0 3FFF | 16 KB |
| R5SS0_CORE0_WWDT (WDT0) | 0x5210 0000 | 0x5210 00FF | 256 Bytes |
| R5SS0_CORE0_RTI (RTI0) | 0x5218 0000 | 0x5218 0FFF | 1 KB |
| Region Name | Start Address | End Address | Size |
|---|---|---|---|
| R5SS0_CORE1_TCMA_RAM | 0x0000 0000 | 0x0001 FFFF | 128 KB |
| R5SS0_CORE1_TMU | 0x0006 0000 | 0x0007 FFFF | 131 KB |
| R5SS0_CORE1_TCMB_RAM | 0x0008 0000 | 0x0009 FFFF | 128 KB |
| R5SS0_CORE1_VIM | 0x50F0 0000 | 0x50F0 3FFF | 16 KB |
| R5SS0_CORE1_WWDT (WDT1) | 0x5210 1000 | 0x5210 10FF | 256 Bytes |
| R5SS0_CORE1_RTI (RTI1) | 0x5218 1000 | 0x5218 13FF | 1 KB |