SPRUJB6B November 2024 – May 2025 AM2612
The MDLXBAR is able to route one of three input signals to the Minimum Dead-Band submodule inside the ePWM module. The input signals comprise of either PWMA or PWMB after having passed through the Diode Emulation block, or the ICSSM0/1 GPO ports. For information on MDLXBAR use cases, refer to ePWM module specification.
The MDLXBAR architecture allows for each MDL unit XBAR to select from any of the three aforementioned signals and routes the signal to a single output of the XBAR. The output of MDLXBAR can be sourced to each of the 32 Minimum Dead-Band logic (MDL) submodules inside the ePWM module.
The MDLXBAR is configured by writing to the MDLXBAR[0-15].G[0-2].SEL registers. The Figure 7-379 shows all IP sources and destinations and Table 7-219 provides a comprehensive list of the destinations. For more information on configuration, see the CONTROLSS_MDLXBAR register definitions.
| MDLXBAR Outputs | Destination-1 |
|---|---|
| MDLXBAR.Out0 | Not Used |
| MDLXBAR.Out1 | EPWMx.MDLXBARIN.1 |
| MDLXBAR.Out2 | EPWMx.MDLXBARIN.2 |
| MDLXBAR.Out3 | EPWMx.MDLXBARIN.3 |
| MDLXBAR.Out4 | EPWMx.MDLXBARIN.4 |
| MDLXBAR.Out5 | EPWMx.MDLXBARIN.5 |
| MDLXBAR.Out6 | EPWMx.MDLXBARIN.6 |
| MDLXBAR.Out7 | EPWMx.MDLXBARIN.7 |
| MDLXBAR.Out8 | EPWMx.MDLXBARIN.8 |
| MDLXBAR.Out9 | EPWMx.MDLXBARIN.9 |
| MDLXBAR.Out10 | EPWMx.MDLXBARIN.10 |
| MDLXBAR.Out11 | EPWMx.MDLXBARIN.11 |
| MDLXBAR.Out12 | EPWMx.MDLXBARIN.12 |
| MDLXBAR.Out13 | EPWMx.MDLXBARIN.13 |
| MDLXBAR.Out14 | EPWMx.MDLXBARIN.14 |
| MDLXBAR.Out15 | EPWMx.MDLXBARIN.15 |