SPRUJB6B November 2024 – May 2025 AM2612
There is 1x ESM integrated in the device. The diagram below provides a visual representation of the device integration details.
The tables below summarize the device integration details of ESM.
| ESM Instance | Device Allocation | SoC Interconnect |
|---|---|---|
| ESM0 | ✓ | INFRA0 VBUSP Interconnect |
| ESM Instance | ESM Clock Input | Source Clock Signal | Source | MODE1 Frequency | MODE2 Frequency | Description |
|---|---|---|---|---|---|---|
| ESM0 | ESM0_VBUSCLK |
SYS_CLK |
PLL_CORE_CLK: HSDIV0_CLKOUT0 |
200MHz |
250MHz |
ESM0 VBUSP Interface Clock |
| ESM0_CLK | ESM0 Functional Clock |
| ESM Instance | ESM Reset Input | Source Reset Signal | Source | Description |
|---|---|---|---|---|
| ESM0 | ESM0_RST | Warm Reset (MOD_G_RST) | RCM + Warm Reset Sources | ESM0 Asynchronous Reset |
| ESM0_POR_RST | POR Reset (MOD_POR_RST) | Device Power-On Reset | ESM0 Power-On Reset |
| ESM Instance | ESM Interrupt Signal | Destination Interrupt Input | Destination | Type | Description |
|---|---|---|---|---|---|
| ESM0 | ESM0_INT_CFG_LVL_0 | ESM0_INT_CFG_LVL | ALL R5FSS Cores | Level | ESM0 Configuration Error Interrupt |
ESM0_INT_LOW_LVL_0 | ESM0_INT_LOW_LVL | ESM0 Low Priority Interrupt | |||
ESM0_INT_HIGH_LVL_0 | ESM0_INT_HIGH_LVL | ESM0 High Priority Interrupt | |||
| CRIT_PRI_LVL_INTR | crit_pri_lvl_intr | TOP RCM | ESM0 Critical Priority Interrupt | ||
| HI_PRI_WD_LVL_INTR | hi_pri_wd_lvl_intr | ESM0 High Priority Watchdog Interrupt | |||
| ERRPIN_MON_LVL_INTR | errpin_mon_lvl_intr | ESM0 Error pin monitor Interrupt |
For more information on the interconnects, see the System Interconnect chapter.
For more information on power, reset, and clock management, see the corresponding sections within the Device Configuration chapter.
For more information on the device interrupt controllers, see the Interrupt Controllers chapter.