SPRUJ55D September 2023 – July 2025 AM263P2 , AM263P2-Q1 , AM263P4 , AM263P4-Q1
| Step | Register/Bit Field/Programming Model | Value |
|---|---|---|
| Disable UART mode | UART_MDR1[2-0] MODE_SELECT | 0x7 |
| Switch to register configuration mode B | see Table 13-100 | |
| Enable access to UART_IER_UART[7-4] | UART_EFR[4] ENHANCED_EN | 1 |
| Switch register operational mode | see Table 13-100 | |
| Disable sleep mode | UART_IER_UART[4] SLEEP_MODE | 0 |
| Switch to register configuration mode A or B | see Table 13-100 | |
| Set the appropriate divisor value | UART_DLL[7-0] CLOCK_LSB | 0x- |
| UART_DLH[5-0] CLOCK_MSB |