SPRUJ55D September 2023 – July 2025 AM263P2 , AM263P2-Q1 , AM263P4 , AM263P4-Q1
Boot loop starts with the identification of the boot interface by reading boot-strap pins. The device supports two boot interfaces i.e OSPI and UART. Boot parameters are initialized for the identified interface
OSPI :
Clock Frequency : Depends on 1S or 4S or 8S/8D (See the respective section explained later in the chapter)
Primary flash image address : 0x0 (See Redundant Boot Support in case of redundant SBL image boot)
Interface support : Supports fast single, Quad and Octal (SDR and DDR) read modes only with separate boot pin configuration
UART :
Baud rate : 115200 bps
Parity : None
Data bits : 8
Stop bits : 1
Flow control : None