SPRUJ55D September 2023 – July 2025 AM263P2 , AM263P2-Q1 , AM263P4 , AM263P4-Q1
| Step | Register/Bit Field/Programming Model | Value |
|---|---|---|
| Start the channel | MCSPI_CHCTRL_0/1/2/3[0] EN | 1 |
| Wait until last_request = TRUE | ||
| Stop the channel | MCSPI_CHCTRL_0/1/2/3[0] EN | 0 |
| Read the receiver register | MCSPI_RX_0/1/2/3 | 0x- |
| Increment read_count +1 | ||
| Step | Register/Bit Field/Programming Model | Value |
|---|---|---|
| Read MCSPI_IRQSTATUS | MCSPI_IRQSTATUS | 0x- |
| Write MCSPI_IRQSTATUS to reset channel status bits | MCSPI_IRQSTATUS[channel i bits] | 0b1111 |
| IF: RXx_FULL AND read_count = N - 1 | ||
| last_request = TRUE | ||
| ELSEIF: read_count ≠ N - 1 | ||
| Read the receiver register | MCSPI_RX_0/1/2/3 | 0x- |
| Increment read_count +1 | ||
| ENDIF | ||