SPRUJ55D September 2023 – July 2025 AM263P2 , AM263P2-Q1 , AM263P4 , AM263P4-Q1
There are 5x LIN modules integrated in the device. The diagram below provides a visual representation of the device integration details.
The tables below summarize the device integration details of LIN# (where # = 0 to 5).
| LIN Instance | Device Allocation | SoC Interconnect |
|---|---|---|
| LIN0 | ✓ | Peripheral VBUSP Interconnect |
| LIN1 | ✓ | Peripheral VBUSP Interconnect |
| LIN2 | ✓ | Peripheral VBUSP Interconnect |
| LIN3 | ✓ | Peripheral VBUSP Interconnect |
| LIN4 | ✓ | Peripheral VBUSP Interconnect |
| LIN Instance | LIN Clock Input | Source Clock Signal | Source | Default Freq | Description |
|---|---|---|---|---|---|
| LIN0 | LIN0_ICLK (VBUSP_CLK) |
SYS_CLK | PLL_CORE_CLK: HSDIV0_CLKOUT0 |
200 MHz | LIN0 Interface Clock (LIN0_CLK must be running for register access) |
| LIN0_FCLK (LIN_CLK) |
XTALCLK |
External XTAL |
25 MHz |
LIN0 Functional Clock | |
|
EXT_REFCLK |
External Reference Clock |
100 MHz |
|||
|
SYS_CLK |
PLL_CORE_CLK: |
200 MHz |
|||
|
DPLL_PER_HSDIV0_CLKOUT1 |
PLL_PER_CLK: |
192 MHz |
|||
|
DPLL_CORE_HSDIV0_CLKOUT0 |
PLL_CORE_CLK: |
400 MHz |
|||
|
RCCLK10M |
Internal 10MHz RC Oscillator |
10 MHz |
|||
|
XTALCLK |
External XTAL |
25 MHz |
|||
|
DPLL_PER_HSDIV0_CLKOUT0 |
PLL_PER_CLK:HSDIV0_CLKOUT0 |
160 MHz |
|||
| LIN1 | LIN1_ICLK (VBUSP_CLK) |
SYS_CLK | PLL_CORE_CLK: HSDIV0_CLKOUT0 |
200 MHz | LIN1 Interface Clock (LIN1_CLK must be running for register access) |
| LIN1_FCLK (LIN_CLK) |
XTALCLK |
External XTAL |
25 MHz |
LIN1 Functional Clock | |
|
EXT_REFCLK |
External Reference Clock |
100 MHz |
|||
|
SYS_CLK |
PLL_CORE_CLK: |
200 MHz |
|||
|
DPLL_PER_HSDIV0_CLKOUT1 |
PLL_PER_CLK: |
192 MHz |
|||
|
DPLL_CORE_HSDIV0_CLKOUT0 |
PLL_CORE_CLK: |
400 MHz |
|||
|
RCCLK10M |
Internal 10MHz RC Oscillator |
10 MHz |
|||
|
XTALCLK |
External XTAL |
25 MHz |
|||
|
DPLL_PER_HSDIV0_CLKOUT0 |
PLL_PER_CLK:HSDIV0_CLKOUT0 |
160 MHz |
|||
| LIN2 | LIN2_ICLK (VBUSP_CLK) |
SYS_CLK | PLL_CORE_CLK: HSDIV0_CLKOUT0 |
200 MHz | LIN2 Interface Clock (LIN2_CLK must be running for register access) |
| LIN2_FCLK (LIN_CLK) |
XTALCLK |
External XTAL |
25 MHz |
LIN2 Functional Clock | |
|
EXT_REFCLK |
External Reference Clock |
100 MHz |
|||
|
SYS_CLK |
PLL_CORE_CLK: |
200 MHz |
|||
|
DPLL_PER_HSDIV0_CLKOUT1 |
PLL_PER_CLK: |
192 MHz |
|||
|
DPLL_CORE_HSDIV0_CLKOUT0 |
PLL_CORE_CLK: |
400 MHz |
|||
|
RCCLK10M |
Internal 10MHz RC Oscillator |
10 MHz |
|||
|
XTALCLK |
External XTAL |
25 MHz |
|||
|
DPLL_PER_HSDIV0_CLKOUT0 |
PLL_PER_CLK:HSDIV0_CLKOUT0 |
160 MHz |
|||
| LIN3 | LIN3_ICLK (VBUSP_CLK) |
SYS_CLK | PLL_CORE_CLK: HSDIV0_CLKOUT0 |
200 MHz | LIN3 Interface Clock (LIN3_CLK must be running for register access) |
| LIN3_FCLK (LIN_CLK) |
XTALCLK |
External XTAL |
25 MHz |
LIN3 Functional Clock | |
|
EXT_REFCLK |
External Reference Clock |
100 MHz |
|||
|
SYS_CLK |
PLL_CORE_CLK: |
200 MHz |
|||
|
DPLL_PER_HSDIV0_CLKOUT1 |
PLL_PER_CLK: |
192 MHz |
|||
|
DPLL_CORE_HSDIV0_CLKOUT0 |
PLL_CORE_CLK: |
400 MHz |
|||
|
RCCLK10M |
Internal 10MHz RC Oscillator |
10 MHz |
|||
|
XTALCLK |
External XTAL |
25 MHz |
|||
|
DPLL_PER_HSDIV0_CLKOUT0 |
PLL_PER_CLK:HSDIV0_CLKOUT0 |
160 MHz |
|||
| LIN4 | LIN4_ICLK (VBUSP_CLK) |
SYS_CLK | PLL_CORE_CLK: HSDIV0_CLKOUT0 |
200 MHz | LIN4 Interface Clock (LIN4_CLK must be running for register access) |
| LIN4_FCLK (LIN_CLK) |
XTALCLK |
External XTAL |
25 MHz |
LIN4 Functional Clock | |
|
EXT_REFCLK |
External Reference Clock |
100 MHz |
|||
|
SYS_CLK |
PLL_CORE_CLK: |
200 MHz |
|||
|
DPLL_PER_HSDIV0_CLKOUT1 |
PLL_PER_CLK: |
192 MHz |
|||
|
DPLL_CORE_HSDIV0_CLKOUT0 |
PLL_CORE_CLK: |
400 MHz |
|||
|
RCCLK10M |
Internal 10MHz RC Oscillator |
10 MHz |
|||
|
XTALCLK |
External XTAL |
25 MHz |
|||
|
DPLL_PER_HSDIV0_CLKOUT0 |
PLL_PER_CLK:HSDIV0_CLKOUT0 |
160 MHz |
| LIN Instance | LIN Reset Input | Source Reset Signal | Source | Description |
|---|---|---|---|---|
| LIN0 | LIN0_RST (VBUSP_RSTn) |
Warm Reset (MOD_G_RST) |
RCM + Warm Reset Sources | LIN0 Asynchronous Reset |
| LIN1 | LIN1_RST (VBUSP_RSTn) |
Warm Reset (MOD_G_RST) |
RCM + Warm Reset Sources | LIN1 Asynchronous Reset |
| LIN2 | LIN2_RST (VBUSP_RSTn) |
Warm Reset (MOD_G_RST) |
RCM + Warm Reset Sources | LIN2 Asynchronous Reset |
| LIN3 | LIN3_RST (VBUSP_RSTn) |
Warm Reset (MOD_G_RST) |
RCM + Warm Reset Sources | LIN3 Asynchronous Reset |
| LIN4 | LIN4_RST (VBUSP_RSTn) |
Warm Reset (MOD_G_RST) |
RCM + Warm Reset Sources | LIN4 Asynchronous Reset |
| LIN Instance | LIN Interrupt Signal | Destination Interrupt Input | Destination | Type | Description |
|---|---|---|---|---|---|
| LIN0 |
LIN0_INT_req_0 |
LIN0_INT_req_0 |
ALL R5FSS Cores, PRU-ICSS BAR | Pulse | LIN0 Event Interrupts |
|
LIN0_INT_req_1 |
LIN0_INT_req_1 |
||||
| LIN1 |
LIN1_INT_req_0 |
LIN1_INT_req_0 |
ALL R5FSS Cores, PRU-ICSS XBAR | Pulse | LIN1 Event Interrupts |
|
LIN1_INT_req_1 |
LIN1_INT_req_1 |
||||
| LIN2 |
LIN2_INT_req_0 |
LIN2_INT_req_0 |
ALL R5FSS Cores, PRU-ICSS XBAR | Pulse | LIN2 Event Interrupts |
|
LIN2_INT_req_1 |
LIN2_INT_req_1 |
||||
| LIN3 |
LIN3_INT_req_0 |
LIN3_INT_req_0 |
ALL R5FSS Cores, PRU-ICSS XBAR | Pulse | LIN3 Event Interrupts |
|
LIN3_INT_req_1 |
LIN3_INT_req_1 |
||||
| LIN4 |
LIN4_INT_req_0 |
LIN4_INT_req_0 |
ALL R5FSS Cores, PRU-ICSS XBAR | Pulse | LIN4 Event Interrupts |
|
LIN4_INT_req_1 |
LIN4_INT_req_1 |
| LIN Instance | LIN DMA Event | Destination DMA Event Input | Destination | Type | Description |
|---|---|---|---|---|---|
| LIN0 |
LIN0_TX_DMA_REQ |
LIN0_tx_dma_req |
EDMA Crossbar (DMA_XBAR) | Pulse | LIN0 TX DMA Request |
|
LIN0_RX_DMA_REQ |
LIN0_rx_dma_req |
LIN0 RX DMA Request | |||
| LIN1 |
LIN1_TX_DMA_REQ |
LIN1_tx_dma_req |
EDMA Crossbar (DMA_XBAR) | Pulse | LIN1 TX DMA Request |
|
LIN1_RX_DMA_REQ |
LIN1_rx_dma_req |
LIN1 RX DMA Request | |||
| LIN2 |
LIN2_TX_DMA_REQ |
LIN2_tx_dma_req |
EDMA Crossbar (DMA_XBAR) | Pulse | LIN2 TX DMA Request |
|
LIN2_RX_DMA_REQ |
LIN2_rx_dma_req |
LIN2 RX DMA Request | |||
| LIN3 |
LIN3_TX_DMA_REQ |
LIN3_tx_dma_req |
EDMA Crossbar (DMA_XBAR) | Pulse | LIN3 TX DMA Request |
|
LIN3_RX_DMA_REQ |
LIN3_rx_dma_req |
LIN3 RX DMA Request | |||
| LIN4 |
LIN4_TX_DMA_REQ |
LIN4_tx_dma_req |
EDMA Crossbar (DMA_XBAR) | Pulse | LIN4 TX DMA Request |
|
LIN4_RX_DMA_REQ |
LIN4_rx_dma_req |
LIN4 RX DMA Request |
For more information on the interconnects, see the System Interconnect chapter.
For more information on power, reset, and clock management, see the corresponding sections within the Device Configuration chapter.
For more information on the device interrupt controllers, see the Interrupt Controllers chapter.