SPRUJ55D September 2023 – July 2025 AM263P2 , AM263P2-Q1 , AM263P4 , AM263P4-Q1
Select peripherals support a debug feature that allows them to react to the debug state of a controlling processor. For instance, a timer peripheral that is allocated to a particular processor could be configured to stop counting when the associated processor is in the halted state. This device includes programmable support for shared peripherals that allows the developer to select the processor whose debug state a given peripheral should receive.
The Halt enable control register corresponding to the peripheral can be programmed to select which R5F CPU when halted will suspend the peripheral.
| Peripherals | Halt Enable Control Register |
|---|---|
| MCAN* [0-7] | MSS_CTRL: MCAN*_HALTEN |
| LIN* [0-4] | MSS_CTRL: LIN*_HALTEN |
| I2C* [0-3] | MSS_CTRL: I2C*_HALTEN |
| RTI* [0-3] RTI* [0-7] | MSS_CTRL: RTI*_HALTEN |
| CPSW | MSS_CTRL: CPSW_HALTEN |
| MCRC0 | MSS_CTRL: MCRC0_HALTEN |
| EPWM*[0-31] | CONTROLSS_CTRL: EPWM*_HALTEN |
| CMPSSA* [0-9] | CONTROLSS_CTRL: CMPSSA*_HALTEN |
| CMPSSB* [0-9] | CONTROLSS_CTRL: CMPSSB*_HALTEN |
| ECAP*[0-9] | CONTROLSS_CTRL: ECAP*_HALTEN |
| EQEP*[0-2] | CONTROLSS_CTRL: EQEP*_HALTEN |