SPRUJ55D September 2023 – July 2025 AM263P2 , AM263P2-Q1 , AM263P4 , AM263P4-Q1
|
Module Abbreviation |
Module Full Name |
Device Instances |
|
|---|---|---|---|
| SOC Modules | |||
|
R5FSS |
Dual Core Arm Cortex-R5F Subsystem |
2 dual core R5FSS, total of 4 cores |
|
|
PRU-ICSS |
Programmable Real-time Unit Subsystem |
1 |
|
|
HSM |
Hardware Security Manager (M4F-based Subsystem) |
1 |
|
|
SPINLOCK |
Interprocessor Communication - Spinlock |
1 |
|
| MAILBOX | Interprocessor Communication - Mailbox | 1 | |
|
EDMA |
Enhanced DMA |
1x (2x TC + 1x CC) |
|
| DEBUGSS | On-Chip Debug | 1 | |
| General Connectivity Peripherals | |||
|
GPIO |
General Purpose Input/Output |
4 (1 per Cortex-R5F) 139x Total GPIO Pins |
|
|
I2C |
Inter-Integrated Circuit |
4 |
|
|
SPI |
Serial Peripheral Interface |
8 |
|
|
UART |
Universal Asynchronous Receiver/Transmitter |
6 |
|
| High-speed Serial Interfaces | |||
|
CPSW |
2x External Port Gigabit Ethernet Switch |
1 |
|
| Industrial and Control Interfaces | |||
|
MCAN |
Controller Area Network Interface |
8 |
|
| LIN | Local Interconnect Network | 5 | |
| Memory Interfaces | |||
|
OSPI |
Octal Serial Peripheral Interface |
1 |
|
| OCSRAM | On-Chip Static Random Access Memory | 1 | |
|
MMC |
Multi-Media Card/Secure Digital (4-bit) Interface |
1 |
|
| Timer Modules | |||
|
WWDT |
Real Time Interrupt/Windowed WatchDog Timer |
4 (1 per Cortex-R5F) | |
| RTI | Real Time Interrupt Timer |
8 |
|
| Internal Diagnostics Modules | |||
|
DCC |
Dual Clock Comparator |
4 |
|
|
ESM |
Error Signaling Module |
1 |
|
|
MCRC |
Memory Cyclic Redundancy Check Controller |
1 |
|
| CCM-R5F | CPU Compare Module for Cortex-R5F |
2 |
|
| STC | Self-Test Controller | 2 | |
| PBIST | Programmable Built-In Self Test | 1 | |
|
ECC |
ECC Aggregator |
1x-SoC 4x-R5FSS 1x-ICSSM 4x-MCAN 1x-CPSW3G 1x-HSM |
|
| Real-time Control Subsystem (CONTROLSS) | |||
| Analog Control Peripherals | |||
|
ADC |
Analog to Digital Converter |
5 |
|
| Resolver (1) (ADC12B3M) | RDC | Resolver to Digital Converter | 2 |
| ADC | General Purpose Analog to Digital Converter |
2 (4 Channels per ADC) |
|
| CMPSSA | Comparator Subsystem A | 10 (2x/ADC) |
|
| CMPSSB | Comparator Subsystem B | 10 (2x/ADC) |
|
| DAC | Buffered Digital to Analog Converter | 1 | |
| Digital Control Peripherals | |||
|
EPWM |
Enhanced Pulse Width Modulation Module |
32 |
|
|
EQEP |
Enhanced Quadrature Encoder Pulse Module |
3 |
|
|
ECAP |
Enhanced Capture Module |
16 |
|
|
SDFM |
Sigma-Delta Filter Module |
2 |
|
|
FSI |
Fast Serial Interface (RX/TX) |
4x RX 4x TX |
|
| Crossbar Modules | |||
|
INPUTXBAR |
Flexible Signal Multiplex Input Crossbar | 1 | |
|
OUTPUTXBAR |
Flexible Signal Multiplex Output Crossbar | 1 | |
| DMAXBAR | EDMA Data Movement Architecture Crossbar | 1 | |
|
PWMXBAR |
PWM Signal Crossbar | 1 | |
|
PWMSYNCOUTXBAR |
PWM Sync Output Crossbar | 1 | |
| MDLXBAR | Minimum Dead-band Logic (MDL) Crossbar | 1 | |
| DELXBAR | Diode Emulation Logic (DEL) Crossbar | 1 | |
| ICLXBAR | Illegal Combo Logic (ICL) Crossbar | 1 | |
| INTXBAR | Peripheral Interrupt Crossbar | 1 | |