SPRUJ55D September 2023 – July 2025 AM263P2 , AM263P2-Q1 , AM263P4 , AM263P4-Q1
There is 1x OSPI module integrated in the device. The diagram below provides a visual representation of the device integration details.
The tables below summarize the device integration details of OSPI.
| Module Instance | Device Allocation | SoC Interconnect |
|---|---|---|
| OSPI0 | ✓ | CORE VBUSM Interconnect |
| Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
|---|---|---|---|---|
| FSS0_OSPI0 | OSPI0_HCLK | SYS_CLK | SYS_CLK | FSS0_OSPI0 data transfer clock |
| OSPI0_PCLK | SYS_CLK | SYS_CLK | FSS0_OSPI0 configuration clock | |
| OSPI0_RCLK | OSPI_CLK | WUCPUCLK | FSS0_OSPI0 Reference clock. Mux controlled by MSS_RCM:OSPI0_CLK_SRC_SEL | |
| EXT_REFCLK | EXT_REFCLK | |||
| SYS_CLK | SYS_CLK | |||
| DPLL_PER_HSDIV0_CLKOUT1 | PLL_PER_CLK:HSDIV0_CLKOUT1 | |||
| DPLL_CORE_HSDIV0_CLKOUT0 | PLL_CORE_CLK:HSDIV0_CLKOUT0 | |||
| RCCLK10M | Internal 10 MHz RC Oscillator (RCCLK10M) | |||
| DPLL_CORE_HSDIV0_CLKOUT3 | PLL_CORE_CLK:HSDIV0_CLKOUT3 | |||
| DPLL_PER_HSDIV0_CLKOUT2 | PLL_PER_CLK:HSDIV0_CLKOUT2 |
| Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
|---|---|---|---|---|
| FSS0_OSPI0 | FSS0_OSPI0_RST | MOD_G_RST | POR | FSS0_OSPI0 reset |
| Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
|---|---|---|---|---|---|
| FSS0_OSPI0 | OPTI_FLASH_OSPI0_LVL_INTR | OSPI0_LVL_INTR | All R5FSS Cores ICSSM Core | FSS0_OSPI0 interrupt | Level |
| OPTI_FLASH_OSPI0_ECC_CORR_LVL_INTR | ESM0_LVL_EVENT_39 | OPTI_FLASH | FSS0_OSPI0 ECC Aggregator correctable error interrupt | Level | |
| OPTI_FLASH_OSPI0_ECC_UNCORR_LVL_INTR | ESM0_LVL_EVENT_40 | OPTI_FLASH | FSS0_OSPI0 ECC Aggregator uncorrectable error interrupt | Level |
| Module Instance | Module DMA Event | Destination DMA Event Input | Destination | Type | Description |
|---|---|---|---|---|---|
| OSPI0 |
OPTI_FLASH |
OSPI_INTR |
OPTI_FLASH_OSPI0_LVL_INTR | Pulse | OSPI0 DMA Event Request |
For more information on the interconnects, see the System Interconnect chapter.
For more information on power, reset, and clock management, see the corresponding sections within the Device Configuration chapter.
For more information on the device interrupt controllers, see the Interrupt Controllers chapter.