SPRUJ55D September 2023 – July 2025 AM263P2 , AM263P2-Q1 , AM263P4 , AM263P4-Q1
This section summarizes the Reset Status functionality. The status of a specific individual reset is represented by an Output Pin or Software Bit.
|
Reset Status Name |
Reset Status Source |
Reset Status Info |
Signal Active Level |
Reset Signal Details |
|---|---|---|---|---|
|
TOP_RCM.WARM_RST_CAUSE Status Register |
Register |
Status register capturing which event caused the warm reset |
Status bits read active HIGH (1) when a particular reset is asserted. |
WARM_RST_CAUSE |
| MSS_RCM.R5SSx_RST_STATUS |
Register |
Status register capturing which event caused the corresponding R5SS reset |
Status bits read active HIGH (1) when a particular reset is asserted. |
|
|
WARMRSTn |
Output Pin |
On/Off pin status of warm reset |
Active LOW (0) |
WARMRSTn |