SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
The system configuration register - PWMSS_SYSCONFIG is used to configure the local clock management of a PWMSSn slave configuration port on the device L4_PER2 interconnect. Note that this register impacts the behaviour of the root interface and functional clock PWMSSn_GICLK inside PWMSSn (n=1 to 3) shared between the ePWM/eHRPWM, eQEP and eCAP modules within a subsystem. An idle handashake protocol is supported between PWMSSn and the device PRCM.
For more information about the slave idle protocol, see Module Level Clock Management in Power, Reset, and Clock Management.
| Feature | Register bitfield | Description |
|---|---|---|
| Slave idle mode | PWMSS_SYSCONFIG[3:2] IDLEMODE | The available modes are: Force-idle, no-idle, and smart-idle (non-wakeup capable) modes. |
The device PWM subsystems are part of the CD_L4_PER2 clock domain. For more details on the PWM subsystems top level clock-management modes and control, refer to the Clock Domain Module Attributes, in the Power, Reset, and Clock Management.