SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
| Address Offset | See Table 14-219 | ||
| Physical Address | 0x4480 5B00 0x4480 5C00 0x4480 3C00 0x4480 3D00 0x4480 3E00 0x4480 3F00 0x4480 4000 0x4480 4100 0x4480 3A00 0x4480 5900 0x4480 5A00 | Instance | CLK1_2_GPU_P1_BW_LIMITER CLK1_2_GPU_P2_BW_LIMITER CLK1_2_TPTC1_RD_BW_LIMITER CLK1_2_TPTC2_RD_BW_LIMITER CLK1_2_TPTC1_WR_BW_LIMITER CLK1_2_TPTC2_WR_BW_LIMITER CLK1_2_VPE_P2_BW_LIMITER CLK1_2_VPE_P1_BW_LIMITER CLK1_2_MMU1_BW_LIMITER CLK1_2_BB2D_P1_BW_LIMITER CLK1_2_BB2D_P2_BW_LIMITER |
| Description | |||
| Type | R | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | STDHOSTHDR_COREREG_CORECODE | RESERVED | STDHOSTHDR_COREREG_VENDORCODE | ||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:22 | RESERVED | R | 0x0 | |
| 21:16 | STDHOSTHDR_COREREG_CORECODE | The Core Code field is a constantreporting a vendor-specific core generator code. Type: Constant. Reset value: 0x2C. | R | 0x2C |
| 15:1 | RESERVED | R | 0x0 | |
| 0 | STDHOSTHDR_COREREG_VENDORCODE | The Vendor Code field is a constantreporting the core generator vendor code. Type: Constant. Reset value: 0x1. | R | 1 |
| Read 0x1: | ||||
| Read 0x0: Third-party vendor. |
| L3_MAIN Interconnect |
| Address Offset | See Table 14-219 | ||
| Physical Address | 0x4480 5B04 0x4480 5C04 0x4480 3C04 0x4480 3D04 0x4480 3E04 0x4480 3F04 0x4480 4004 0x4480 4104 0x4480 3A04 0x4480 5904 0x4480 5A04 | Instance | CLK1_2_GPU_P1_BW_LIMITER CLK1_2_GPU_P2_BW_LIMITER CLK1_2_TPTC1_RD_BW_LIMITER CLK1_2_TPTC2_RD_BW_LIMITER CLK1_2_TPTC1_WR_BW_LIMITER CLK1_2_TPTC2_WR_BW_LIMITER CLK1_2_VPE_P2_BW_LIMITER CLK1_2_VPE_P1_BW_LIMITER CLK1_2_MMU1_BW_LIMITER CLK1_2_BB2D_P1_BW_LIMITER CLK1_2_BB2D_P2_BW_LIMITER |
| Description | |||
| Type | R | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| STDHOSTHDR_VERSIONREG_REVISIONID | STDHOSTHDR_VERSIONREG_COREPARAMSCHECKSUM | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:24 | STDHOSTHDR_VERSIONREG_REVISIONID | The Revision Identifier field is a constantreporting the core generator revision number. Type: Constant. Reset value: 0x0. | R | 0x00 |
| 23:0 | STDHOSTHDR_VERSIONREG_COREPARAMSCHECKSUM | Reserved. Type: Reserved. Reset value: Reserved. | R | 0x0 |
| L3_MAIN Interconnect |
| Address Offset | See Table 14-219 | ||
| Physical Address | 0x4480 5B08 0x4480 5C08 0x4480 3C08 0x4480 3D08 0x4480 3E08 0x4480 3F08 0x4480 4008 0x4480 4108 0x4480 3A08 0x4480 5908 0x4480 5A08 | Instance | CLK1_2_GPU_P1_BW_LIMITER CLK1_2_GPU_P2_BW_LIMITER CLK1_2_TPTC1_RD_BW_LIMITER CLK1_2_TPTC2_RD_BW_LIMITER CLK1_2_TPTC1_WR_BW_LIMITER CLK1_2_TPTC2_WR_BW_LIMITER CLK1_2_VPE_P2_BW_LIMITER CLK1_2_VPE_P1_BW_LIMITER CLK1_2_MMU1_BW_LIMITER CLK1_2_BB2D_P1_BW_LIMITER CLK1_2_BB2D_P2_BW_LIMITER |
| Description | |||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | BANDWIDTH_FRACTIONAL | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:5 | RESERVED | R | 0x0 | |
| 4:0 | BANDWIDTH_FRACTIONAL | Fractional part of bandwitdh in terms of bytes per second Type: Control. Reset value: 0x0. | RW | 0x0 |
| L3_MAIN Interconnect |
| Address Offset | See Table 14-219 | ||
| Physical Address | 0x4480 5B0C 0x4480 5C0C 0x4480 3C0C 0x4480 3D0C 0x4480 3E0C 0x4480 3F0C 0x4480 400C 0x4480 410C 0x4480 3A0C 0x4480 590C 0x4480 5A0C | Instance | CLK1_2_GPU_P1_BW_LIMITER CLK1_2_GPU_P2_BW_LIMITER CLK1_2_TPTC1_RD_BW_LIMITER CLK1_2_TPTC2_RD_BW_LIMITER CLK1_2_TPTC1_WR_BW_LIMITER CLK1_2_TPTC2_WR_BW_LIMITER CLK1_2_VPE_P2_BW_LIMITER CLK1_2_VPE_P1_BW_LIMITER CLK1_2_MMU1_BW_LIMITER CLK1_2_BB2D_P1_BW_LIMITER CLK1_2_BB2D_P2_BW_LIMITER |
| Description | |||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | BANDWIDTH_INTEGER | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:4 | RESERVED | R | 0x0 | |
| 3:0 | BANDWIDTH_INTEGER | Integer part of bandwitdh in terms of bytes per second Type: Control. Reset value: 0x0. | RW | 0x0 |
| L3_MAIN Interconnect |
| Address Offset | See Table 14-219 | ||
| Physical Address | 0x4480 5B10 0x4480 5C10 0x4480 3C10 0x4480 3D10 0x4480 3E10 0x4480 3F10 0x4480 4010 0x4480 4110 0x4480 3A10 0x4480 5910 0x4480 5A10 | Instance | CLK1_2_GPU_P1_BW_LIMITER CLK1_2_GPU_P2_BW_LIMITER CLK1_2_TPTC1_RD_BW_LIMITER CLK1_2_TPTC2_RD_BW_LIMITER CLK1_2_TPTC1_WR_BW_LIMITER CLK1_2_TPTC2_WR_BW_LIMITER CLK1_2_VPE_P2_BW_LIMITER CLK1_2_VPE_P1_BW_LIMITER CLK1_2_MMU1_BW_LIMITER CLK1_2_BB2D_P1_BW_LIMITER CLK1_2_BB2D_P2_BW_LIMITER |
| Description | |||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | WATERMARK_0 | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:14 | RESERVED | R | 0x0 | |
| 13:0 | WATERMARK_0 | Peak bandwidth allowed Type: Control. Reset value: 0x3FF. | RW | 0x3FFF |
| L3_MAIN Interconnect |
| Address Offset | See Table 14-219 | ||
| Physical Address | 0x4480 5B14 0x4480 5C14 0x4480 3C14 0x4480 3D14 0x4480 3E14 0x4480 3F14 0x4480 4014 0x4480 4114 0x4480 3A14 0x4480 5914 0x4480 5A14 | Instance | CLK1_2_GPU_P1_BW_LIMITER CLK1_2_GPU_P2_BW_LIMITER CLK1_2_TPTC1_RD_BW_LIMITER CLK1_2_TPTC2_RD_BW_LIMITER CLK1_2_TPTC1_WR_BW_LIMITER CLK1_2_TPTC2_WR_BW_LIMITER CLK1_2_VPE_P2_BW_LIMITER CLK1_2_VPE_P1_BW_LIMITER CLK1_2_MMU1_BW_LIMITER CLK1_2_BB2D_P1_BW_LIMITER CLK1_2_BB2D_P2_BW_LIMITER |
| Description | |||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CLEARHISTORY | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:1 | RESERVED | R | 0x0 | |
| 0 | CLEARHISTORY | Write a 1 clear the traffic counter Type: Give_AutoCleared. Reset value: 0x0. | RW | 0 |
| L3_MAIN Interconnect |