SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
Table 3-241 lists for each module of the clock domain the clocks the module receives and their role (that is, functional or interface clock).
| Module | Clock | Clock Type |
|---|---|---|
| IPU1 | IPU1_GFCLK | Interface and Functional |
| IPU1_GFCLKDIV2(1) | Interface and Functional |
Table 3-242 lists the supported wake-up request generation capability for each module of the clock domain.
| Module | Wake-Up Feature |
|---|---|
| IPU1 | Master wake-up request |
Table 3-243 lists the supported clock-management modes and associated software control bit fields for each module of the power domain.
| Module | Clock-Management Protocol | Status Bit Field | Role |
|---|---|---|---|
| IPU1 | Master/slave | CM_IPU1_IPU1_CLKCTRL[18] STBYST | Standby status |
| CM_IPU1_IPU1_CLKCTRL[17:16] IDLEST | Idle status | ||
| CM_IPU1_IPU1_CLKCTRL[24] CLKSEL | Select the timer functional clock |
Table 3-244 lists the supported clock-management modes and associated software control bit fields for each module of the power domain.
| Module | Disabled | Auto | Enabled | Control Bit Field | Access Type |
|---|---|---|---|---|---|
| IPU1 | Available | Available | N/A | CM_IPU1_IPU1_CLKCTRL[1:0] MODULEMODE | Read/write |