SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
This section describes the bit field to configure to set the GPMC in various memory modes. Table 15-292 and Table 15-293 provide check lists for mode parameters and access type parameters, respectively.
| Register | Bit | Name | Asynchronous | Synchronous | ||||||
|---|---|---|---|---|---|---|---|---|---|---|
| Single Read Access | Single Write Access | Multiple Read (Page) Access | Multiple Write (Page) Access | Single Read Access | Single Write Access | Multiple Read (Burst) Access | Multiple Write (Burst) Access | |||
| GPMC_CONFIG1_i | 30 | READMULTIPLE | 0x0 | – | 0x1 (1) | N/S | 0x0 | – | 0x1 | – |
| GPMC_CONFIG1_i | 29 | READTYPE | 0x0 | – | 0x0 (1) | N/S | 0x1 | – | 0x1 | – |
| GPMC_CONFIG1_i | 28 | WRITEMULTIPLE | – | 0x0 | - (1) | N/S | – | 0x0 | – | 0x1 |
| GPMC_CONFIG1_i | 27 | WRITETYPE | – | 0x0 | - (1) | N/S | – | 0x1 | – | 0x1 |
| Register | Bit | Name | Access Type | ||
|---|---|---|---|---|---|
| Nonmultiplexed | Address/ Data-Multiplexed | AAD-Multiplexed | |||
| GPMC_CONFIG1_i | 9:8 | MUXADDDATA | 0x0 | 0x2 | 0x1 |