SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
Table 14-4 through Table 14-6 summarize the integration of the module in the device.
| Module Instance | Attributes |
| Power Domain | |
| L3_MAIN | PD_COREAON |
| Clocks | ||||
| Module Instance | Destination Signal Name | Source Signal Name | Source | Description |
| L3_MAIN | L3_CLK1 | L3MAIN1_L3_GICLK | PRCM | Functional and interface clock |
| L3_CLK2 | L3INSTR_L3_GICLK | PRCM | Functional and interface clock | |
| Resets | ||||
| Module Instance | Destination Signal Name | Source Signal Name | Source | Description |
| L3_MAIN_MAIN | L3_CORE_RET_RST | CORE_PWRON_RET_RST | PRCM | Reset of L3_MAIN interconnect registers |
| L3_CORE_RST | CORE_RST | PRCM | Reset of L3_MAIN interconnect | |
| Interrupts Requests | ||||
| Module Instance | Source Signal Name | Destination IRQ_CROSSBAR Input | Default Mapping | Description |
| L3_MAIN | L3_MAIN_IRQ_DBG_ERR | IRQ_CROSSBAR_4 | MPU_IRQ_9 | Interrupt indicating |
| DSP1_IRQ_35 | debug error occurrence. | |||
| L3_MAIN_IRQ_APP_ERR | IRQ_CROSSBAR_5 | MPU_IRQ_10(1) | Interrupt indicating | |
| DSP1_IRQ_36 | application error | |||
| IPU1_IRQ_46 | occurrence. | |||
| IPU2_IRQ_46 | ||||
| L3_MAIN_IRQ_STAT_ALARM | IRQ_CROSSBAR_11 | MPU_IRQ_16 | Statistic collector alarm | |
| DSP1_IRQ_42 | interrupt. | |||
| DSP2_IRQ_42 | ||||
The “Default Mapping” column in Table 14-6 L3_MAIN Hardware Requests shows the default mapping of module IRQ
source signals. These IRQ source signals can also be mapped to other lines of each device
Interrupt controller through the IRQ_CROSSBAR module.
For
more information about the IRQ_CROSSBAR module, see Section 18.4.6.4, IRQ_CROSSBAR Module Functional Description, in Chapter 18, Control Module.
For more information about the
device interrupt controllers, see Chapter 17, Interrupt Controllers.