SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
| Register Name | Type | Register Width (Bits) | Address offset | CLK1_2_GPU_P1_BW_LIMITER L3_MAIN Physical Address | CLK1_2_GPU_P2_BW_LIMITER L3_MAIN Physical Address | CLK1_2_TPTC1_RD_BW_LIMITER L3_MAIN Physical Address |
|---|---|---|---|---|---|---|
| L3_BW_LIMITER_STDHOSTHDR_COREREG | R | 32 | 0x0000 0000 | 0x4480 5B00 | 0x4480 5C00 | 0x4480 3C00 |
| L3_BW_LIMITER_STDHOSTHDR_VERSIONREG | R | 32 | 0x0000 0004 | 0x4480 5B04 | 0x4480 5C04 | 0x4480 3C04 |
| L3_BW_LIMITER_BANDWIDTH_FRACTIONAL | RW | 32 | 0x0000 0008 | 0x4480 5B08 | 0x4480 5C08 | 0x4480 3C08 |
| L3_BW_LIMITER_BANDWIDTH_INTEGER | RW | 32 | 0x0000 000C | 0x4480 5B0C | 0x4480 5C0C | 0x4480 3C0C |
| L3_BW_LIMITER_WATERMARK_0 | RW | 32 | 0x0000 0010 | 0x4480 5B10 | 0x4480 5C10 | 0x4480 3C10 |
| L3_BW_LIMITER_CLEARHISTORY | RW | 32 | 0x0000 0014 | 0x4480 5B14 | 0x4480 5C14 | 0x4480 3C14 |
| Register Name | Type | Register Width (Bits) | Address offset | CLK1_2_TPTC2_RD_BW_LIMITER L3_MAIN Physical Address | CLK1_2_TPTC1_WR_BW_LIMITER L3_MAIN Physical Address | CLK1_2_TPTC2_WR_BW_LIMITER L3_MAIN Physical Address |
|---|---|---|---|---|---|---|
| L3_BW_LIMITER_STDHOSTHDR_COREREG | R | 32 | 0x0000 0000 | 0x4480 3D00 | 0x4480 3E00 | 0x4480 3F00 |
| L3_BW_LIMITER_STDHOSTHDR_VERSIONREG | R | 32 | 0x0000 0004 | 0x4480 3D04 | 0x4480 3E04 | 0x4480 3F04 |
| L3_BW_LIMITER_BANDWIDTH_FRACTIONAL | RW | 32 | 0x0000 0008 | 0x4480 3D08 | 0x4480 3E08 | 0x4480 3F08 |
| L3_BW_LIMITER_BANDWIDTH_INTEGER | RW | 32 | 0x0000 000C | 0x4480 3D0C | 0x4480 3E0C | 0x4480 3F0C |
| L3_BW_LIMITER_WATERMARK_0 | RW | 32 | 0x0000 0010 | 0x4480 3D10 | 0x4480 3E10 | 0x4480 3F10 |
| L3_BW_LIMITER_CLEARHISTORY | RW | 32 | 0x0000 0014 | 0x4480 3D14 | 0x4480 3E14 | 0x4480 3F14 |
| Register Name | Type | Register Width (Bits) | Address offset | CLK1_2_VPE_P2_BW_LIMITER L3_MAIN Physical Address | CLK1_2_VPE_P1_BW_LIMITER L3_MAIN Physical Address |
|---|---|---|---|---|---|
| L3_BW_LIMITER_STDHOSTHDR_COREREG | R | 32 | 0x0000 0000 | 0x4480 4000 | 0x4480 4100 |
| L3_BW_LIMITER_STDHOSTHDR_VERSIONREG | R | 32 | 0x0000 0004 | 0x4480 4004 | 0x4480 4104 |
| L3_BW_LIMITER_BANDWIDTH_FRACTIONAL | RW | 32 | 0x0000 0008 | 0x4480 4008 | 0x4480 4108 |
| L3_BW_LIMITER_BANDWIDTH_INTEGER | RW | 32 | 0x0000 000C | 0x4480 400C | 0x4480 410C |
| L3_BW_LIMITER_WATERMARK_0 | RW | 32 | 0x0000 0010 | 0x4480 4010 | 0x4480 4110 |
| L3_BW_LIMITER_CLEARHISTORY | RW | 32 | 0x0000 0014 | 0x4480 4014 | 0x4480 4114 |
| Register Name | Type | Register Width (Bits) | Address offset | CLK1_2_MMU1_BW_LIMITER L3_MAIN Physical Address | CLK1_2_BB2D_P1_BW_LIMITER L3_MAIN Physical Address | CLK1_2_BB2D_P2_BW_LIMITER L3_MAIN Physical Address |
|---|---|---|---|---|---|---|
| L3_BW_LIMITER_STDHOSTHDR_COREREG | R | 32 | 0x0000 0000 | 0x4480 3A00 | 0x4480 5900 | 0x4480 5A00 |
| L3_BW_LIMITER_STDHOSTHDR_VERSIONREG | R | 32 | 0x0000 0004 | 0x4480 3A04 | 0x4480 5904 | 0x4480 5A04 |
| L3_BW_LIMITER_BANDWIDTH_FRACTIONAL | RW | 32 | 0x0000 0008 | 0x4480 3A08 | 0x4480 5908 | 0x4480 5A08 |
| L3_BW_LIMITER_BANDWIDTH_INTEGER | RW | 32 | 0x0000 000C | 0x4480 3A0C | 0x4480 590C | 0x4480 5A0C |
| L3_BW_LIMITER_WATERMARK_0 | RW | 32 | 0x0000 0010 | 0x4480 3A10 | 0x4480 5910 | 0x4480 5A10 |
| L3_BW_LIMITER_CLEARHISTORY | RW | 32 | 0x0000 0014 | 0x4480 3A14 | 0x4480 5914 | 0x4480 5A14 |