SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
Table 3-271 lists the clock domain modes supported by the clock domain.
| NO_SLEEP | SW_SLEEP | SW_WKUP | HW_AUTO |
|---|---|---|---|
| Available | Available | Available | Available |
Table 3-272 lists the clock domain state transition control and status bits for the clock in this clock domain.
| Parameter Name | Control/Status Bit Field |
|---|---|
| GMII_250MHZ_CLK Clock Status | CM_GMAC_CLKSTCTRL[8] CLKACTIVITY_GMII_250MHZ_CLK |
| RGMII_5MHZ_CLK Clock Status | CM_GMAC_CLKSTCTRL[9] CLKACTIVITY_RGMII_5MHZ_CLK |
| RMII_50MHZ_CLK Clock Status | CM_GMAC_CLKSTCTRL[10] CLKACTIVITY_RMII_50MHZ_CLK |
| GMAC_MAIN_CLK Clock Status | CM_GMAC_CLKSTCTRL[12] CLKACTIVITY_GMAC_MAIN_CLK |
| GMAC_RFT_CLK Clock Status | CM_GMAC_CLKSTCTRL[11] CLKACTIVITY_GMAC_RFT_CLK |
| Clock Domain State Transition Control | CM_GMAC_CLKSTCTRL[1:0] CLKTRCTRL |