SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
Figure 15-107 shows the integration of the OCMC_RAM1 in the device.
Figure 15-107 OCMC_RAM1 IntegrationTable 15-391 through Table 15-393 summarize the integration of the OCMC_RAM1 in the device.
| Module Instance | Attributes | ||
| Power Domain | Wake-Up Capability | Interconnect | |
| OCMC_RAM1 | PD_COREAON | Yes | L3_MAIN |
| L4_PER3 | |||
| Clocks | ||||
| Module Instance | Destination Signal Name | Source Signal Name | Source | Description |
| OCMC_RAM1 | OCMC_L3_CLK | L3MAIN1_L3_GICLK | PRCM | Clock used to drive and receive data over the L3 data bus. This is also the processing clock of the OCM Controller and the SRAM. With this clock all internal data transfers are clocked. |
| OCMC_L4_CLK | L3MAIN1_L4_GICLK | PRCM | Clock used to drive and receive data over the L4_PER3 configuration bus. This clock should run at half the OCMC_L3_CLK clock rate. | |
| Resets | ||||
| Module Instance | Destination Signal Name | Source Signal Name | Source | Description |
| OCMC_RAM1 | OCMC_RST | CORE_RST | PRCM | Reset signal for the OCMC_RAM1 |
| Interrupt Requests | ||||
| Module Instance | Source Signal Name | Destination IRQ_CROSSBAR Input | Default Mapping | Description |
| OCMC_RAM1 | OCMC_RAM1_IRQ | IRQ_CROSSBAR_164 | - | First OCMC_RAM1 interrupt request. This IRQ source signal is not mapped by default to any device INTC. |
| OCMC_RAM1_IRQ_CBUF | IRQ_CROSSBAR_372 | - | Second OCMC_RAM1 interrupt request. This IRQ source signal is not mapped by default to any device INTC. | |
The “Default Mapping” column in Table 15-393
OCMC_RAM1 Hardware Requests shows the default mapping of module
IRQ source signals. These IRQ source signals can also be mapped to other lines
of each device Interrupt controller through the IRQ_CROSSBAR module.
For more information about the IRQ_CROSSBAR
module, see IRQ_CROSSBAR Module Functional Description, in Control
Module.
For
more information about the device interrupt controllers, see Interrupt
Controllers.
For description of the interrupt sources, see Section 15.6.3.4, Interrupt Requests.