SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
| Address Offset | 0x0000 0000 | ||
| Physical Address | 0x482A 2000 | Instance | MPU_AXI2OCP_MISC |
| Description | Memory adapter priority register. This register indicates the priority of memory access from MPU_MA to EMIF. This priority is used by EMIF in scheduling MPU_MA access to EMIF. 0x0 is highest priority and 0x7 is lowest priority. | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | HIMEM_INTERLEAVE_UN | RESERVED | PRIORITY | ||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:9 | RESERVED | Reserved | R | 0x00 0000 |
| 8 | HIMEM_INTERLEAVE_UN | HIMEM_INTERLEAVE_UN | RW | 0 |
| 7:3 | RESERVED | Reserved | R | 0x00 |
| 2:0 | PRIORITY | MPU_MA priority value | RW | 0x4 |