SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
Table 3-146 lists for each module of the clock domain the clocks the module receives and their role (that is, functional or interface clock).
| Module | Clock | Clock Type |
|---|---|---|
| L4_PER2 interconnect | L4PER2_L3_GICLK | Interface(1) |
| DCAN2 | L4PER2_L3_GICLK | Interface |
| DCAN2_SYS_CLK | Functional | |
| MCASP2 | L4PER2_L3_GICLK | Interface(1) |
| MCASP2_AHCLKR | Functional | |
| MCASP2_AHCLKX | Functional | |
| MCASP2_AUX_GFCLK | Functional | |
| MCASP3 | L4PER2_L3_GICLK | Interface(1) |
| MCASP3_AHCLKX | Functional | |
| MCASP3_AUX_GFCLK | Functional | |
| MCASP4 | L4PER2_L3_GICLK | Interface(1) |
| MCASP4_AHCLKX | Functional | |
| MCASP4_AUX_GFCLK | Functional | |
| MCASP5 | L4PER2_L3_GICLK | Interface(1) |
| MCASP5_AHCLKX | Functional | |
| MCASP5_AUX_GFCLK | Functional | |
| MCASP6 | L4PER2_L3_GICLK | Interface(1) |
| MCASP6_AHCLKX | Functional | |
| MCASP6_AUX_GFCLK | Functional | |
| MCASP7 | L4PER2_L3_GICLK | Interface(1) |
| MCASP7_AHCLKX | Functional | |
| MCASP7_AUX_GFCLK | Functional | |
| MCASP8 | L4PER2_L3_GICLK | Interface(1) |
| MCASP8_AHCLKX | Functional | |
| MCASP8_AUX_GFCLK | Functional | |
| PRU-ICSS1 | ICSS_CLK | Interface |
| ICSS_IEP_CLK | Functional | |
| PER_192M_GFCLK | Functional | |
| PRU-ICSS2 | ICSS_CLK | Interface |
| ICSS_IEP_CLK | Functional | |
| PER_192M_GFCLK | Functional | |
| QSPI | L4PER2_L3_GICLK | Interface |
| QSPI_GFCLK | Functional | |
| PWMSS1 | L4PER2_L3_GICLK | Interface(1) and Functional(2) |
| PWMSS2 | L4PER2_L3_GICLK | Interface(1) and Functional(2) |
| PWMSS3 | L4PER2_L3_GICLK | Interface(1) and Functional(2) |
| UART7 | L4PER2_L3_GICLK | Interface(1) |
| UART7_GFCLK | Functional | |
| UART8 | L4PER2_L3_GICLK | Interface(1) |
| UART8_GFCLK | Functional | |
| UART9 | L4PER2_L3_GICLK | Interface(1) |
| UART9_GFCLK | Functional | |
| I2C6 | L4PER2_L3_GICLK | Interface(1) |
| PER_96M_GFCLK | Functional |
Table 3-147 lists the supported wake-up request generation capability for each module of the clock domain.
| Module | Wake-Up Feature |
|---|---|
| L4_PER2 interconnect | None |
| DCAN2 | Slave wake-up request (MPU-IRQ, IPU1-IRQ, IPU2-IRQ, DSP1-IRQ, DMA_SYSTEM-DMA) |
| MCASP2 | Slave wake-up request (MPU-IRQ, IPU1-IRQ, IPU2-IRQ, DSP1-IRQ, DMA_SYSTEM-DMA) |
| MCASP3 | Slave wake-up request (MPU-IRQ, IPU1-IRQ, IPU2-IRQ, DSP1-IRQ, DMA_SYSTEM-DMA) |
| MCASP4 | Slave wake-up request (MPU-IRQ, IPU1-IRQ, IPU2-IRQ, DSP1-IRQ, DMA_SYSTEM-DMA) |
| MCASP5 | Slave wake-up request (MPU-IRQ, IPU1-IRQ, IPU2-IRQ, DSP1-IRQ, DMA_SYSTEM-DMA) |
| MCASP6 | Slave wake-up request (MPU-IRQ, IPU1-IRQ, IPU2-IRQ, DSP1-IRQ, DMA_SYSTEM-DMA) |
| MCASP7 | Slave wake-up request (MPU-IRQ, IPU1-IRQ, IPU2-IRQ, DSP1-IRQ, DMA_SYSTEM-DMA) |
| MCASP8 | Slave wake-up request (MPU-IRQ, IPU1-IRQ, IPU2-IRQ, DSP1-IRQ, DMA_SYSTEM-DMA) |
| PRU-ICSS1 | None |
| PRU-ICSS2 | None |
| QSPI | Slave wake-up request (MPU-IRQ, IPU1-IRQ, IPU2-IRQ, DSP1-IRQ) |
| PWMSS1 | None |
| PWMSS2 | None |
| PWMSS3 | None |
| UART7 | Slave wake-up request (MPU-IRQ, IPU1-IRQ, IPU2-IRQ, DSP1-IRQ, DMA_SYSTEM-DMA) |
| UART8 | Slave wake-up request (MPU-IRQ, IPU1-IRQ, IPU2-IRQ, DSP1-IRQ, DMA_SYSTEM-DMA) |
| UART9 | Slave wake-up request (MPU-IRQ, IPU1-IRQ, IPU2-IRQ, DSP1-IRQ, DMA_SYSTEM-DMA) |
| I2C6 | None |
Table 3-148 lists the supported clock-management modes and associated software control bit fields for each module of the power domain.
| Module | Clock-Management Protocol | Status Bit Field | Role |
|---|---|---|---|
| L4_PER2 interconnect | Slave | CM_L4PER2_L4_PER2_CLKCTRL[17:16] IDLEST | Idle status |
| DCAN2 | Slave | CM_L4PER2_DCAN2_CLKCTRL[17:16] IDLEST | Idle status |
| MCASP2 | Slave | CM_L4PER2_MCASP2_CLKCTRL[17:16] IDLEST | Idle status |
| MCASP3 | Slave | CM_L4PER2_MCASP3_CLKCTRL[17:16] IDLEST | Idle status |
| MCASP4 | Slave | CM_L4PER2_MCASP4_CLKCTRL[17:16] IDLEST | Idle status |
| MCASP5 | Slave | CM_L4PER2_MCASP5_CLKCTRL[17:16] IDLEST | Idle status |
| MCASP6 | Slave | CM_L4PER2_MCASP6_CLKCTRL[17:16] IDLEST | Idle status |
| MCASP7 | Slave | CM_L4PER2_MCASP7_CLKCTRL[17:16] IDLEST | Idle status |
| MCASP8 | Slave | CM_L4PER2_MCASP8_CLKCTRL[17:16] IDLEST | Idle status |
| PRU-ICSS1 | Slave | CM_L4PER2_PRUSS1_CLKCTRL[17:16] IDLEST | Idle status |
| CM_L4PER2_PRUSS1_CLKCTRL[18] STBYST | Standby status | ||
| PRU-ICSS2 | Slave | CM_L4PER2_PRUSS2_CLKCTRL[17:16] IDLEST | Idle status |
| CM_L4PER2_PRUSS2_CLKCTRL[18] STBYST | Standby status | ||
| QSPI | Slave | CM_L4PER2_QSPI_CLKCTRL[17:16] IDLEST | Idle status |
| PWMSS1 | Slave | CM_L4PER2_PWMSS1_CLKCTRL[17:16] IDLEST | Idle status |
| PWMSS2 | Slave | CM_L4PER2_PWMSS2_CLKCTRL[17:16] IDLEST | Idle status |
| PWMSS3 | Slave | CM_L4PER2_PWMSS3_CLKCTRL[17:16] IDLEST | Idle status |
| UART7 | Slave | CM_L4PER2_UART7_CLKCTRL[17:16] IDLEST | Idle status |
| UART8 | Slave | CM_L4PER2_UART8_CLKCTRL[17:16] IDLEST | Idle status |
| UART9 | Slave | CM_L4PER2_UART9_CLKCTRL[17:16] IDLEST | Idle status |
| I2C6 | None | None | None |
Table 3-149 lists the supported clock-management modes and associated software control bit fields for each module of the power domain.
| Module | Disabled | Auto | Enabled | Control Bit Field | Access Type |
|---|---|---|---|---|---|
| L4_PER2 interconnect | N/A | Available | N/A | CM_L4PER2_L4_PER2_CLKCTRL[1:0] MODULEMODE | Read only |
| DCAN2 | Available | N/A | Available | CM_L4PER2_DCAN2_CLKCTRL[1:0] MODULEMODE | Read/write |
| MCASP2 | Available | N/A | Available | CM_L4PER2_MCASP2_CLKCTRL[1:0] MODULEMODE | Read/write |
| MCASP3 | Available | N/A | Available | CM_L4PER2_MCASP3_CLKCTRL[1:0] MODULEMODE | Read/write |
| MCASP4 | Available | N/A | Available | CM_L4PER2_MCASP4_CLKCTRL[1:0] MODULEMODE | Read/write |
| MCASP5 | Available | N/A | Available | CM_L4PER2_MCASP5_CLKCTRL[1:0] MODULEMODE | Read/write |
| MCASP6 | Available | N/A | Available | CM_L4PER2_MCASP6_CLKCTRL[1:0] MODULEMODE | Read/write |
| MCASP7 | Available | N/A | Available | CM_L4PER2_MCASP7_CLKCTRL[1:0] MODULEMODE | Read/write |
| MCASP8 | Available | N/A | Available | CM_L4PER2_MCASP8_CLKCTRL[1:0] MODULEMODE | Read/write |
| PRU-ICSS1 | Available | N/A | Available | CM_L4PER2_PRUSS1_CLKCTRL[1:0] MODULEMODE | Read/write |
| PRU-ICSS2 | Available | N/A | Available | CM_L4PER2_PRUSS2_CLKCTRL[1:0] MODULEMODE | Read/write |
| QSPI | Available | N/A | Available | CM_L4PER2_QSPI_CLKCTRL[1:0] MODULEMODE | Read/write |
| PWMSS1 | Available | N/A | Available | CM_L4PER2_PWMSS1_CLKCTRL[1:0] MODULEMODE | Read/write |
| PWMSS2 | Available | N/A | Available | CM_L4PER2_PWMSS2_CLKCTRL[1:0] MODULEMODE | Read/write |
| PWMSS3 | Available | N/A | Available | CM_L4PER2_PWMSS3_CLKCTRL[1:0] MODULEMODE | Read/write |
| UART7 | Available | N/A | Available | CM_L4PER2_UART7_CLKCTRL[1:0] MODULEMODE | Read/write |
| UART8 | Available | N/A | Available | CM_L4PER2_UART8_CLKCTRL[1:0] MODULEMODE | Read/write |
| UART9 | Available | N/A | Available | CM_L4PER2_UART9_CLKCTRL[1:0] MODULEMODE | Read/write |
| I2C6 | None | None | None | None | None |