SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
By default, the ACLKX and AHCLKX clocks are generated only from the McASP internal clock source.
The procedure in Table 24-342 configures the transmit clock generator of the McASP module.
| Step | Register/Bit Field/Programming Model | Value |
|---|---|---|
| Set the divisor for the internally generated high frequency clock– AHCLKX. | MCASP_AHCLKXCTL[11:0] HCLKXDIV | 0x- |
| Set he divisor for the internally generated transmission clock– ACLKX. | MCASP_ACLKXCTL[4:0] CLKXDIV | 0x- |
| Configure the transmit clock failure detect logic. | See Section 24.6.4.15.6.1, Clock Failure Check Startup. |