SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
The L4_PER3 interconnect handles transfers only to peripherals in the PER power domain. Table 14-385 lists the L4_PER3 TAs.
| Module Target Name | Description |
|---|---|
| TIMER5_TARG | TIMER5 target port |
| TIMER6_TARG | TIMER6 target port |
| TIMER7_TARG | TIMER7 target port |
| TIMER8_TARG | TIMER8 target port |
| TIMER13_TARG | TIMER13 target port |
| TIMER14_TARG | TIMER14 target port |
| TIMER15_TARG | TIMER15 target port |
| TIMER16_TARG | TIMER16 target port |
| VIP1_TARG | Video Input Parser(VIP) 1 target port |
| VPE_TARG | Video Processing Engine target port |
| RTC_TARG(2) | Real-Time Clock target port |
| MBX2_TARG | Mailbox 2 target port |
| MBX3_TARG | Mailbox 3 target port |
| MBX4_TARG | Mailbox 4 target port |
| MBX5_TARG | Mailbox 5 target port |
| MBX6_TARG | Mailbox 6 target port |
| MBX7_TARG | Mailbox 7 target port |
| MBX8_TARG | Mailbox 8 target port |
| MBX12_TARG | Mailbox 12 target port |
| MBX9_TARG | Mailbox 9 target port |
| MBX10_TARG | Mailbox 10 target port |
| MBX11_TARG | Mailbox 11 target port |
| USB2_CFG_TARG | USB2 configuration port |
| OCMC_RAM1_TARG | On-Chip Memory Controller RAM1 target port |
| USB1_CFG_TARG | USB1 configuration target port |
| USB3_CFG_TARG(1) | USB3 configuration target port |
| MMU1_TARG | Memory Management Unit 1 target port |
| MMU2_TARG | MMU2 target port |
| MBX13_TARG | Mailbox 13 target port |
Three ports communicate between the L3_MAIN interconnect and the L4_PER3 interconnect to allow the L3_MAIN initiators to access the L4_PER3 targets. Table 14-386 lists the L4_PER3 initiator TAs.
For the list of initiators authorized to access the L4_PER3 peripherals, see Section 14.2.3.2.2, Connectivity Matrix.
| Module Iniator Name | Description |
|---|---|
| L3_MAIN_IP0_INIT | L3 sDMA RD interconnect port |
| L3_MAIN_IP1_INIT | L3 sDMA WR interconnect port |
| L3_MAIN_IP2_INIT | L3 MPU subsystem interconnect port |