SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
Table 3-137 lists the wake-up dependency settings for the modules of this clock domain.
| Originator Module | Originator Clock Domain | Servicing Clock Domain | Default Setting | Control Bit Field | Access Type |
|---|---|---|---|---|---|
| TIMER10 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_TIMER10_WKDEP[0] WKUPDEP_TIMER10_MPU | Read/write |
| TIMER10 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_TIMER10_WKDEP[2] WKUPDEP_TIMER10_DSP1 | Read/write |
| TIMER10 | CD_L4PER | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_TIMER10_WKDEP[4] WKUPDEP_TIMER10_IPU1 | Read/write |
| TIMER10 | CD_L4PER | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_TIMER10_WKDEP[1] WKUPDEP_TIMER10_IPU2 | Read/write |
| TIMER11 | CD_L4PER | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_TIMER11_WKDEP[4] WKUPDEP_TIMER11_IPU1 | Read/write |
| TIMER11 | CD_L4PER | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_TIMER11_WKDEP[1] WKUPDEP_TIMER11_IPU2 | Read/write |
| TIMER11 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_TIMER11_WKDEP[0] WKUPDEP_TIMER11_MPU | Read/write |
| TIMER11 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_TIMER11_WKDEP[2] WKUPDEP_TIMER11_DSP1 | Read/write |
| TIMER2 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_TIMER2_WKDEP[0] WKUPDEP_TIMER2_MPU | Read/write |
| TIMER2 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_TIMER2_WKDEP[2] WKUPDEP_TIMER2_DSP1 | Read/write |
| TIMER2 | CD_L4PER | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_TIMER2_WKDEP[4] WKUPDEP_TIMER2_IPU1 | Read/write |
| TIMER2 | CD_L4PER | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_TIMER2_WKDEP[1] WKUPDEP_TIMER2_IPU2 | Read/write |
| TIMER3 | CD_L4PER | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_TIMER3_WKDEP[4] WKUPDEP_TIMER3_IPU1 | Read/write |
| TIMER3 | CD_L4PER | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_TIMER3_WKDEP[1] WKUPDEP_TIMER3_IPU2 | Read/write |
| TIMER3 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_TIMER3_WKDEP[0] WKUPDEP_TIMER3_MPU | Read/write |
| TIMER3 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_TIMER3_WKDEP[2] WKUPDEP_TIMER3_DSP1 | Read/write |
| TIMER4 | CD_L4PER | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_TIMER4_WKDEP[4] WKUPDEP_TIMER4_IPU1 | Read/write |
| TIMER4 | CD_L4PER | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_TIMER4_WKDEP[1] WKUPDEP_TIMER4_IPU2 | Read/write |
| TIMER4 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_TIMER4_WKDEP[0] WKUPDEP_TIMER4_MPU | Read/write |
| TIMER4 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_TIMER4_WKDEP[2] WKUPDEP_TIMER4_DSP1 | Read/write |
| TIMER9 | CD_L4PER | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_TIMER9_WKDEP[4] WKUPDEP_TIMER9_IPU1 | Read/write |
| TIMER9 | CD_L4PER | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_TIMER9_WKDEP[1] WKUPDEP_TIMER9_IPU2 | Read/write |
| TIMER9 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_TIMER9_WKDEP[0] WKUPDEP_TIMER9_MPU | Read/write |
| TIMER9 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_TIMER9_WKDEP[2] WKUPDEP_TIMER9_DSP1 | Read/write |
| GPIO2 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Enabled | PM_L4PER_GPIO2_WKDEP[2] WKUPDEP_GPIO2_IRQ1_DSP1 | Read/write |
| GPIO2 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Enabled | PM_L4PER_GPIO2_WKDEP[12] WKUPDEP_GPIO2_IRQ2_DSP1 | Read/write |
| GPIO2 | CD_L4PER | CD_IPU1, CD_L3_MAIN1,CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO2_WKDEP[4] WKUPDEP_GPIO2_IRQ1_IPU1 | Read/write |
| GPIO2 | CD_L4PER | CD_IPU2, CD_L3_MAIN1,CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO2_WKDEP[1] WKUPDEP_GPIO2_IRQ1_IPU2 | Read/write |
| GPIO2 | CD_L4PER | CD_IPU1, CD_L3_MAIN1,CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO2_WKDEP[14] WKUPDEP_GPIO2_IRQ2_IPU1 | Read/write |
| GPIO2 | CD_L4PER | CD_IPU2, CD_L3_MAIN1,CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO2_WKDEP[11] WKUPDEP_GPIO2_IRQ2_IPU2 | Read/write |
| GPIO2 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO2_WKDEP[0] WKUPDEP_GPIO2_IRQ1_MPU | Read/write |
| GPIO2 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO2_WKDEP[10] WKUPDEP_GPIO2_IRQ2_MPU | Read/write |
| GPIO3 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO3_WKDEP[2] WKUPDEP_GPIO3_IRQ1_DSP1 | Read/write |
| GPIO3 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO3_WKDEP[12] WKUPDEP_GPIO3_IRQ2_DSP1 | Read/write |
| GPIO3 | CD_L4PER | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO3_WKDEP[4] WKUPDEP_GPIO3_IRQ1_IPU1 | Read/write |
| GPIO3 | CD_L4PER | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO3_WKDEP[1] WKUPDEP_GPIO3_IRQ1_IPU2 | Read/write |
| GPIO3 | CD_L4PER | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO3_WKDEP[14] WKUPDEP_GPIO3_IRQ2_IPU1 | Read/write |
| GPIO3 | CD_L4PER | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO3_WKDEP[11] WKUPDEP_GPIO3_IRQ2_IPU2 | Read/write |
| GPIO3 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO3_WKDEP[0] WKUPDEP_GPIO3_IRQ1_MPU | Read/write |
| GPIO3 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO3_WKDEP[10] WKUPDEP_GPIO3_IRQ2_MPU | Read/write |
| GPIO4 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO4_WKDEP[2] WKUPDEP_GPIO4_IRQ1_DSP1 | Read/write |
| GPIO4 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO4_WKDEP[12] WKUPDEP_GPIO4_IRQ2_DSP1 | Read/write |
| GPIO4 | CD_L4PER | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO4_WKDEP[4] WKUPDEP_GPIO4_IRQ1_IPU1 | Read/write |
| GPIO4 | CD_L4PER | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO4_WKDEP[1] WKUPDEP_GPIO4_IRQ1_IPU2 | Read/write |
| GPIO4 | CD_L4PER | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO4_WKDEP[14] WKUPDEP_GPIO4_IRQ2_IPU1 | Read/write |
| GPIO4 | CD_L4PER | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO4_WKDEP[11] WKUPDEP_GPIO4_IRQ2_IPU2 | Read/write |
| GPIO4 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO4_WKDEP[0] WKUPDEP_GPIO4_IRQ1_MPU | Read/write |
| GPIO4 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO4_WKDEP[10] WKUPDEP_GPIO4_IRQ2_MPU | Read/write |
| GPIO5 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO5_WKDEP[2] WKUPDEP_GPIO5_IRQ1_DSP1 | Read/write |
| GPIO5 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO5_WKDEP[12] WKUPDEP_GPIO5_IRQ2_DSP1 | Read/write |
| GPIO5 | CD_L4PER | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO5_WKDEP[4] WKUPDEP_GPIO5_IRQ1_IPU1 | Read/write |
| GPIO5 | CD_L4PER | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO5_WKDEP[1] WKUPDEP_GPIO5_IRQ1_IPU2 | Read/write |
| GPIO5 | CD_L4PER | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO5_WKDEP[14] WKUPDEP_GPIO5_IRQ2_IPU1 | Read/write |
| GPIO5 | CD_L4PER | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO5_WKDEP[11] WKUPDEP_GPIO5_IRQ2_IPU2 | Read/write |
| GPIO5 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO5_WKDEP[0] WKUPDEP_GPIO5_IRQ1_MPU | Read/write |
| GPIO5 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO5_WKDEP[10] WKUPDEP_GPIO5_IRQ2_MPU | Read/write |
| GPIO6 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO6_WKDEP[2] WKUPDEP_GPIO6_IRQ1_DSP1 | Read/write |
| GPIO6 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO6_WKDEP[12] WKUPDEP_GPIO6_IRQ2_DSP1 | Read/write |
| GPIO6 | CD_L4PER | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO6_WKDEP[4] WKUPDEP_GPIO6_IRQ1_IPU1 | Read/write |
| GPIO6 | CD_L4PER | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO6_WKDEP[1] WKUPDEP_GPIO6_IRQ1_IPU2 | Read/write |
| GPIO6 | CD_L4PER | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO6_WKDEP[14] WKUPDEP_GPIO6_IRQ2_IPU1 | Read/write |
| GPIO6 | CD_L4PER | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO6_WKDEP[11] WKUPDEP_GPIO6_IRQ2_IPU2 | Read/write |
| GPIO6 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO6_WKDEP[0] WKUPDEP_GPIO6_IRQ1_MPU | Read/write |
| GPIO6 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO6_WKDEP[10] WKUPDEP_GPIO6_IRQ2_MPU | Read/write |
| GPIO7 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO7_WKDEP[2] WKUPDEP_GPIO7_IRQ1_DSP1 | Read/write |
| GPIO7 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO7_WKDEP[12] WKUPDEP_GPIO7_IRQ2_DSP1 | Read/write |
| GPIO7 | CD_L4PER | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO7_WKDEP[4] WKUPDEP_GPIO7_IRQ1_IPU1 | Read/write |
| GPIO7 | CD_L4PER | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO7_WKDEP[1] WKUPDEP_GPIO7_IRQ1_IPU2 | Read/write |
| GPIO7 | CD_L4PER | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO7_WKDEP[14] WKUPDEP_GPIO7_IRQ2_IPU1 | Read/write |
| GPIO7 | CD_L4PER | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO7_WKDEP[11] WKUPDEP_GPIO7_IRQ2_IPU2 | Read/write |
| GPIO7 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO7_WKDEP[0] WKUPDEP_GPIO7_IRQ1_MPU | Read/write |
| GPIO7 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO7_WKDEP[10] WKUPDEP_GPIO7_IRQ2_MPU | Read/write |
| GPIO8 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO8_WKDEP[2] WKUPDEP_GPIO8_IRQ1_DSP1 | Read/write |
| GPIO8 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO8_WKDEP[12] WKUPDEP_GPIO8_IRQ2_DSP1 | Read/write |
| GPIO8 | CD_L4PER | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO8_WKDEP[4] WKUPDEP_GPIO8_IRQ1_IPU1 | Read/write |
| GPIO8 | CD_L4PER | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO8_WKDEP[1] WKUPDEP_GPIO8_IRQ1_IPU2 | Read/write |
| GPIO8 | CD_L4PER | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO8_WKDEP[14] WKUPDEP_GPIO8_IRQ2_IPU1 | Read/write |
| GPIO8 | CD_L4PER | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO8_WKDEP[11] WKUPDEP_GPIO8_IRQ2_IPU2 | Read/write |
| GPIO8 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO8_WKDEP[0] WKUPDEP_GPIO8_IRQ1_MPU | Read/write |
| GPIO8 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_GPIO8_WKDEP[10] WKUPDEP_GPIO8_IRQ2_MPU | Read/write |
| I2C1 | CD_L4PER | CD_DMA, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Enabled | PM_L4PER_I2C1_WKDEP[13] WKUPDEP_I2C1_DMA_SDMA | Read/write |
| I2C1 | CD_L4PER | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_I2C1_WKDEP[4] WKUPDEP_I2C1_IRQ_IPU1 | Read/write |
| I2C1 | CD_L4PER | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_I2C1_WKDEP[1] WKUPDEP_I2C1_IRQ_IPU2 | Read/write |
| I2C1 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_I2C1_WKDEP[0] WKUPDEP_I2C1_IRQ_MPU | Read/write |
| I2C1 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_I2C1_WKDEP[2] WKUPDEP_I2C1_IRQ_DSP1 | Read/write |
| I2C1 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Enabled | PM_L4PER_I2C1_WKDEP[12] WKUPDEP_I2C1_DMA_DSP1 | Read/write |
| I2C2 | CD_L4PER | CD_DMA, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Enabled | PM_L4PER_I2C2_WKDEP[13] WKUPDEP_I2C2_DMA_SDMA | Read/write |
| I2C2 | CD_L4PER | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_I2C2_WKDEP[4] WKUPDEP_I2C2_IRQ_IPU1 | Read/write |
| I2C2 | CD_L4PER | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_I2C2_WKDEP[1] WKUPDEP_I2C2_IRQ_IPU2 | Read/write |
| I2C2 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_I2C2_WKDEP[0] WKUPDEP_I2C2_IRQ_MPU | Read/write |
| I2C2 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_I2C2_WKDEP[2] WKUPDEP_I2C2_IRQ_DSP1 | Read/write |
| I2C2 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Enabled | PM_L4PER_I2C2_WKDEP[12] WKUPDEP_I2C2_DMA_DSP1 | Read/write |
| I2C3 | CD_L4PER | CD_DMA, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Enabled | PM_L4PER_I2C3_WKDEP[13] WKUPDEP_I2C3_DMA_SDMA | Read/write |
| I2C3 | CD_L4PER | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_I2C3_WKDEP[4] WKUPDEP_I2C3_IRQ_IPU1 | Read/write |
| I2C3 | CD_L4PER | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_I2C3_WKDEP[1] WKUPDEP_I2C3_IRQ_IPU2 | Read/write |
| I2C3 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_I2C3_WKDEP[0] WKUPDEP_I2C3_IRQ_MPU | Read/write |
| I2C3 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_I2C3_WKDEP[2] WKUPDEP_I2C3_IRQ_DSP1 | Read/write |
| I2C3 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Enabled | PM_L4PER_I2C3_WKDEP[12] WKUPDEP_I2C3_DMA_DSP1 | Read/write |
| I2C4 | CD_L4PER | CD_DMA, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Enabled | PM_L4PER_I2C4_WKDEP[13] WKUPDEP_I2C4_DMA_SDMA | Read/write |
| I2C4 | CD_L4PER | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_I2C4_WKDEP[4] WKUPDEP_I2C4_IRQ_IPU1 | Read/write |
| I2C4 | CD_L4PER | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_I2C4_WKDEP[1] WKUPDEP_I2C4_IRQ_IPU2 | Read/write |
| I2C4 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_I2C4_WKDEP[0] WKUPDEP_I2C4_IRQ_MPU | Read/write |
| I2C4 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_I2C4_WKDEP[2] WKUPDEP_I2C4_IRQ_DSP1 | Read/write |
| I2C4 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Enabled | PM_L4PER_I2C4_WKDEP[12] WKUPDEP_I2C4_DMA_DSP1 | Read/write |
| MCSPI1 | CD_L4PER | CD_DMA, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_MCSPI1_WKDEP[3] WKUPDEP_MCSPI1_SDMA | Read/write |
| MCSPI1 | CD_L4PER | CD_DSP1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_MCSPI1_WKDEP[2] WKUPDEP_MCSPI1_DSP1 | Read/write |
| MCSPI1 | CD_L4PER | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_MCSPI1_WKDEP[4] WKUPDEP_MCSPI1_IPU1 | Read/write |
| MCSPI1 | CD_L4PER | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_MCSPI1_WKDEP[1] WKUPDEP_MCSPI1_IPU2 | Read/write |
| MCSPI1 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_MCSPI1_WKDEP[0] WKUPDEP_MCSPI1_MPU | Read/write |
| MCSPI2 | CD_L4PER | CD_DMA, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_MCSPI2_WKDEP[3] WKUPDEP_MCSPI2_SDMA | Read/write |
| MCSPI2 | CD_L4PER | CD_DSP1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_MCSPI2_WKDEP[2] WKUPDEP_MCSPI2_DSP1 | Read/write |
| MCSPI2 | CD_L4PER | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_MCSPI2_WKDEP[4] WKUPDEP_MCSPI2_IPU1 | Read/write |
| MCSPI2 | CD_L4PER | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_MCSPI2_WKDEP[1] WKUPDEP_MCSPI2_IPU2 | Read/write |
| MCSPI2 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_MCSPI2_WKDEP[0] WKUPDEP_MCSPI2_MPU | Read/write |
| MCSPI3 | CD_L4PER | CD_DMA, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_MCSPI3_WKDEP[3] WKUPDEP_MCSPI3_SDMA | Read/write |
| MCSPI3 | CD_L4PER | CD_DSP1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_MCSPI3_WKDEP[2] WKUPDEP_MCSPI3_DSP1 | Read/write |
| MCSPI3 | CD_L4PER | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_MCSPI3_WKDEP[4] WKUPDEP_MCSPI3_IPU1 | Read/write |
| MCSPI3 | CD_L4PER | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_MCSPI3_WKDEP[1] WKUPDEP_MCSPI3_IPU2 | Read/write |
| MCSPI3 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_MCSPI3_WKDEP[0] WKUPDEP_MCSPI3_MPU | Read/write |
| MCSPI4 | CD_L4PER | CD_DMA, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_MCSPI4_WKDEP[3] WKUPDEP_MCSPI4_SDMA | Read/write |
| MCSPI4 | CD_L4PER | CD_DSP1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_MCSPI4_WKDEP[2] WKUPDEP_MCSPI4_DSP1 | Read/write |
| MCSPI4 | CD_L4PER | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_MCSPI4_WKDEP[4] WKUPDEP_MCSPI4_IPU1 | Read/write |
| MCSPI4 | CD_L4PER | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_MCSPI4_WKDEP[1] WKUPDEP_MCSPI4_IPU2 | Read/write |
| MCSPI4 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_MCSPI4_WKDEP[0] WKUPDEP_MCSPI4_MPU | Read/write |
| MMC3 | CD_L4PER | CD_DMA, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_MMC3_WKDEP[3] WKUPDEP_MMC3_SDMA | Read/write |
| MMC3 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_MMC3_WKDEP[2] WKUPDEP_MMC3_DSP1 | Read/write |
| MMC3 | CD_L4PER | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_MMC3_WKDEP[4] WKUPDEP_MMC3_IPU1 | Read/write |
| MMC3 | CD_L4PER | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_MMC3_WKDEP[1] WKUPDEP_MMC3_IPU2 | Read/write |
| MMC3 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_MMC3_WKDEP[0] WKUPDEP_MMC3_MPU | Read/write |
| MMC4 | CD_L4PER | CD_DMA, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_MMC4_WKDEP[3] WKUPDEP_MMC4_SDMA | Read/write |
| MMC4 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_MMC4_WKDEP[2] WKUPDEP_MMC4_DSP1 | Read/write |
| MMC4 | CD_L4PER | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_MMC4_WKDEP[4] WKUPDEP_MMC4_IPU1 | Read/write |
| MMC4 | CD_L4PER | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_MMC4_WKDEP[1] WKUPDEP_MMC4_IPU2 | Read/write |
| MMC4 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_MMC4_WKDEP[0] WKUPDEP_MMC4_MPU | Read/write |
| UART1 | CD_L4PER | CD_DMA, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_UART1_WKDEP[3] WKUPDEP_UART1_SDMA | Read/write |
| UART1 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_UART1_WKDEP[2] WKUPDEP_UART1_DSP1 | Read/write |
| UART1 | CD_L4PER | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_UART1_WKDEP[4] WKUPDEP_UART1_IPU1 | Read/write |
| UART1 | CD_L4PER | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_UART1_WKDEP[1] WKUPDEP_UART1_IPU2 | Read/write |
| UART1 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_UART1_WKDEP[0] WKUPDEP_UART1_MPU | Read/write |
| UART2 | CD_L4PER | CD_DMA, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_UART2_WKDEP[3] WKUPDEP_UART2_SDMA | Read/write |
| UART2 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_UART2_WKDEP[2] WKUPDEP_UART2_DSP1 | Read/write |
| UART2 | CD_L4PER | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_UART2_WKDEP[4] WKUPDEP_UART2_IPU1 | Read/write |
| UART2 | CD_L4PER | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_UART2_WKDEP[1] WKUPDEP_UART2_IPU2 | Read/write |
| UART2 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_UART2_WKDEP[0] WKUPDEP_UART2_MPU | Read/write |
| UART3 | CD_L4PER | CD_DMA, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_UART3_WKDEP[3] WKUPDEP_UART3_SDMA | Read/write |
| UART3 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_UART3_WKDEP[2] WKUPDEP_UART3_DSP1 | Read/write |
| UART3 | CD_L4PER | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_UART3_WKDEP[4] WKUPDEP_UART3_IPU1 | Read/write |
| UART3 | CD_L4PER | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_UART3_WKDEP[1] WKUPDEP_UART3_IPU2 | Read/write |
| UART3 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_UART3_WKDEP[0] WKUPDEP_UART3_MPU | Read/write |
| UART4 | CD_L4PER | CD_DMA, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_UART4_WKDEP[3] WKUPDEP_UART4_SDMA | Read/write |
| UART4 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_UART4_WKDEP[2] WKUPDEP_UART4_DSP1 | Read/write |
| UART4 | CD_L4PER | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_UART4_WKDEP[4] WKUPDEP_UART4_IPU1 | Read/write |
| UART4 | CD_L4PER | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_UART4_WKDEP[1] WKUPDEP_UART4_IPU2 | Read/write |
| UART4 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_UART4_WKDEP[0] WKUPDEP_UART4_MPU | Read/write |
| UART5 | CD_L4PER | CD_DMA, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_UART5_WKDEP[3] WKUPDEP_UART5_SDMA | Read/write |
| UART5 | CD_L4PER | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_UART5_WKDEP[2] WKUPDEP_UART5_DSP1 | Read/write |
| UART5 | CD_L4PER | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_UART5_WKDEP[4] WKUPDEP_UART5_IPU1 | Read/write |
| UART5 | CD_L4PER | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_UART5_WKDEP[1] WKUPDEP_UART5_IPU2 | Read/write |
| UART5 | CD_L4PER | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_L4PER_UART5_WKDEP[0] WKUPDEP_UART5_MPU | Read/write |