SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
| Address Offset | See Table 14-174. | ||
| Physical Address | 0x4500 0400 | Instance | CLK2_FLAGMUX_CLK2 |
| Description | |||
| Type | R | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | STDHOSTHDR_COREREG_CORECODE | RESERVED | STDHOSTHDR_COREREG_VENDORCODE | ||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:22 | RESERVED | R | 0bxx xxxx xxxx | |
| 21:16 | STDHOSTHDR_COREREG_CORECODE | The Core Code field is a constantreporting a vendor-specific core generator code. Type: Constant. Reset value: 0x37. | R | 0x37 |
| 15:1 | RESERVED | R | 0bxxx xxxx xxxx xxxx | |
| 0 | STDHOSTHDR_COREREG_VENDORCODE | The Vendor Code field is a constantreporting the core generator vendor code. Type: Constant. Reset value: 0x1. | R | 1 |
| Read 0x1: | ||||
| Read 0x0: Third-party vendor. |
| L3_MAIN Interconnect |
| Address Offset | See Table 14-174. | ||
| Physical Address | 0x4500 0404 | Instance | CLK2_FLAGMUX_CLK2 |
| Description | |||
| Type | R | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| STDHOSTHDR_VERSIONREG_REVISIONID | STDHOSTHDR_VERSIONREG_COREPARAMSCHECKSUM | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:24 | STDHOSTHDR_VERSIONREG_REVISIONID | The Revision Identifier field is a constantreporting the core generator revision number. Type: Constant. Reset value: 0x0. | R | 0x00 |
| 23:0 | STDHOSTHDR_VERSIONREG_COREPARAMSCHECKSUM | Reserved. Type: Reserved. Reset value: Reserved. | R | 0x-- ---- |
| L3_MAIN Interconnect |
| Address Offset | See Table 14-174. | ||
| Physical Address | 0x4500 0408 | Instance | CLK2_FLAGMUX_CLK2 |
| Description | |||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | MASK0 | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:2 | RESERVED | R | 0bxxx xxxx xxxx xxxx xxxx xxxx xxxx | |
| 1:0 | MASK0 | mask flag inputs 0 Type: Control. Reset value: 0x0. | RW | 0x3 |
| L3_MAIN Interconnect |
| Address Offset | See Table 14-174. | ||
| Physical Address | 0x4500 040C | Instance | CLK2_FLAGMUX_CLK2 |
| Description | |||
| Type | R | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | REGERR0 | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:2 | RESERVED | R | 0bxxx xxxx xxxx xxxx xxxx xxxx xxxx | |
| 1:0 | REGERR0 | flag inputs 0 Type: Status. Reset value: X. | R | 0bx xxxx |
| L3_MAIN Interconnect |
| Address Offset | See Table 14-174. | ||
| Physical Address | 0x4480 5700 | Instance | CLK1_FLAGMUX_CLK1 |
| Description | |||
| Type | R | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | STDHOSTHDR_COREREG_CORECODE | RESERVED | STDHOSTHDR_COREREG_VENDORCODE | ||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:22 | RESERVED | R | 0bxx xxxx xxxx | |
| 21:16 | STDHOSTHDR_COREREG_CORECODE | The Core Code field is a constantreporting a vendor-specific core generator code. Type: Constant. Reset value: 0x37. | R | 0x37 |
| 15:1 | RESERVED | R | 0bxxx xxxx xxxx xxxx | |
| 0 | STDHOSTHDR_COREREG_VENDORCODE | The Vendor Code field is a constantreporting the core generator vendor code. Type: Constant. Reset value: 0x1. | R | 1 |
| Read 0x1: | ||||
| Read 0x0: Third-party vendor. |
| L3_MAIN Interconnect |
| Address Offset | See Table 14-174. | ||
| Physical Address | 0x4480 5704 | Instance | CLK1_FLAGMUX_CLK1 |
| Description | |||
| Type | R | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| STDHOSTHDR_VERSIONREG_REVISIONID | STDHOSTHDR_VERSIONREG_COREPARAMSCHECKSUM | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:24 | STDHOSTHDR_VERSIONREG_REVISIONID | The Revision Identifier field is a constantreporting the core generator revision number. Type: Constant. Reset value: 0x0. | R | 0x00 |
| 23:0 | STDHOSTHDR_VERSIONREG_COREPARAMSCHECKSUM | Reserved. Type: Reserved. Reset value: Reserved. | R | 0x-- ---- |
| L3_MAIN Interconnect |
| Address Offset | See Table 14-174. | ||
| Physical Address | 0x4480 5708 | Instance | CLK1_FLAGMUX_CLK1 |
| Description | |||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | MASK0 | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:30 | RESERVED | R | 0bxxx xxxx xxxx xxxx xxxx xxxx xxxx | |
| 29:0 | MASK0 | mask flag inputs 0 Type: Control. Reset value: 0x0. | RW | 0x3FFFFFFF |
| L3_MAIN Interconnect |
| Address Offset | See Table 14-174. | ||
| Physical Address | 0x4480 570C | Instance | CLK1_FLAGMUX_CLK1 |
| Description | |||
| Type | R | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | REGERR0 | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:25 | RESERVED | R | 0bxxx xxxx xxxx xxxx xxxx xxxx xxxx | |
| 24:0 | REGERR0 | flag inputs 0 Type: Status. Reset value: X. | R | 0bx xxxx |
| L3_MAIN Interconnect |
| Address Offset | See Table 14-174. | ||
| Physical Address | 0x4480 5800 | Instance | CLK1_FLAGMUX_CLK1 |
| Description | |||
| Type | R | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | STDHOSTHDR_COREREG_CORECODE | RESERVED | STDHOSTHDR_COREREG_VENDORCODE | ||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:22 | RESERVED | R | 0bxx xxxx xxxx | |
| 21:16 | STDHOSTHDR_COREREG_CORECODE | The Core Code field is a constantreporting a vendor-specific core generator code. Type: Constant. Reset value: 0x37. | R | 0x37 |
| 15:1 | RESERVED | R | 0bxxx xxxx xxxx xxxx | |
| 0 | STDHOSTHDR_COREREG_VENDORCODE | The Vendor Code field is a constantreporting the core generator vendor code. Type: Constant. Reset value: 0x1. | R | 1 |
| Read 0x1: | ||||
| Read 0x0: Third-party vendor. |
| L3_MAIN Interconnect |
| Address Offset | See Table 14-174. | ||
| Physical Address | 0x4480 5804 | Instance | CLK1_FLAGMUX_CLK1 |
| Description | |||
| Type | R | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| STDHOSTHDR_VERSIONREG_REVISIONID | STDHOSTHDR_VERSIONREG_COREPARAMSCHECKSUM | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:24 | STDHOSTHDR_VERSIONREG_REVISIONID | The Revision Identifier field is a constantreporting the core generator revision number. Type: Constant. Reset value: 0x0. | R | 0x00 |
| 23:0 | STDHOSTHDR_VERSIONREG_COREPARAMSCHECKSUM | Reserved. Type: Reserved. Reset value: Reserved. | R | 0x-- ---- |
| L3_MAIN Interconnect |
| Address Offset | See Table 14-174. | ||
| Physical Address | 0x4480 5808 | Instance | CLK1_FLAGMUX_CLK1 |
| Description | |||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | MASK0 | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:21 | RESERVED | R | 0bxxx xxxx xxxx xxxx xxxx xxxx xxxx | |
| 20:0 | MASK0 | mask flag inputs 0 Type: Control. Reset value: 0x0. | RW | 0x1FFFFFFF |
| L3_MAIN Interconnect |
| Address Offset | See Table 14-174. | ||
| Physical Address | 0x4480 580C | Instance | CLK1_FLAGMUX_CLK1 |
| Description | |||
| Type | R | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | REGERR0 | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:21 | RESERVED | R | 0bxxx xxxx xxxx xxxx xxxx xxxx xxxx | |
| 20:0 | REGERR0 | flag inputs 0 Type: Status. Reset value: X. | R | 0bx xxxx |
| L3_MAIN Interconnect |