ADS52J67

ACTIVO

Convertidor analógico a digital (ADC) de 4 canales, 16 bits y 125 MSPS con interfaz JESD204B

Detalles del producto

Sample rate (max) (Msps) 125 Resolution (Bits) 16 Number of input channels 4 Interface type JESD204B Analog input BW (MHz) 250 Features High Performance Rating Catalog Peak-to-peak input voltage range (V) 2 Power consumption (typ) (mW) 330 Architecture Pipeline SNR (dB) 78 ENOB (Bits) 13 SFDR (dB) 85 Operating temperature range (°C) -40 to 85 Input buffer No
Sample rate (max) (Msps) 125 Resolution (Bits) 16 Number of input channels 4 Interface type JESD204B Analog input BW (MHz) 250 Features High Performance Rating Catalog Peak-to-peak input voltage range (V) 2 Power consumption (typ) (mW) 330 Architecture Pipeline SNR (dB) 78 ENOB (Bits) 13 SFDR (dB) 85 Operating temperature range (°C) -40 to 85 Input buffer No
VQFN (RGC) 64 81 mm² 9 x 9
  • 16/14-Bit Resolution, 8/4-Channel ADC
  • Idle Signal-to-Noise Ratio (SNR):
    • 80dBFS for 16bit ADC
    • 79dBFS for 14bit ADC
  • Power dissipation at 125MSPS, 4CH per Lane:
    • 70mW/Ch for ADS52J65/66 (8CH ADC)
    • 82mW/Ch for ADS52J67/68 (4CH ADC)
  • Power dissipation at 62.5MSPS, 8CH per Lane:
    • 45mW/Ch for ADS52J65/66 (8CH ADC)
    • 65mW/Ch for ADS52J67/66 (4CH ADC)
  • Full-Scale Input: 2VPP
  • Full-Scale SNR at fIN = 10MHz:
    • 78dBFS for 16bit ADC
    • 77dBFS for 14bit ADC
  • Full-Scale SFDR: –85dBc at fin = 10MHz
  • Analog Input –3dB Bandwidth = 250MHz
  • Maximum Input Signal Frequency for 2VPP Input = 130MHz
  • Fast and Consistent Overload Recovery
  • Advanced Digital Features
    • Automatic DC Offset Correction
    • Digital Average
  • Digital I/Q Demodulator
    • Fractional Decimation Filter M = 1 to 63 With Increments of 0.25
    • Data Output Rate Reduction After Decimation
    • Power dissipation at 80MSPS and Decimation = 2
      • 64mW/Ch for ADS52J65/66 (8-CH ADC)
      • 91mW/Ch for ADS52J67/68 (4-CH ADC)
    • On-Chip RAM With 32 Preset Profiles
  • JESD204B Subclass 0, 1, and 2
    • 2, 4, or 8 Channels per JESD Lane
    • 10Gbps JESD Interface
    • Supports lane rate up to 12.8Gbps for short trace length (< 5 Inch)
  • 64-Pin Non-Magnetic 9 × 9mm Package
  • 16/14-Bit Resolution, 8/4-Channel ADC
  • Idle Signal-to-Noise Ratio (SNR):
    • 80dBFS for 16bit ADC
    • 79dBFS for 14bit ADC
  • Power dissipation at 125MSPS, 4CH per Lane:
    • 70mW/Ch for ADS52J65/66 (8CH ADC)
    • 82mW/Ch for ADS52J67/68 (4CH ADC)
  • Power dissipation at 62.5MSPS, 8CH per Lane:
    • 45mW/Ch for ADS52J65/66 (8CH ADC)
    • 65mW/Ch for ADS52J67/66 (4CH ADC)
  • Full-Scale Input: 2VPP
  • Full-Scale SNR at fIN = 10MHz:
    • 78dBFS for 16bit ADC
    • 77dBFS for 14bit ADC
  • Full-Scale SFDR: –85dBc at fin = 10MHz
  • Analog Input –3dB Bandwidth = 250MHz
  • Maximum Input Signal Frequency for 2VPP Input = 130MHz
  • Fast and Consistent Overload Recovery
  • Advanced Digital Features
    • Automatic DC Offset Correction
    • Digital Average
  • Digital I/Q Demodulator
    • Fractional Decimation Filter M = 1 to 63 With Increments of 0.25
    • Data Output Rate Reduction After Decimation
    • Power dissipation at 80MSPS and Decimation = 2
      • 64mW/Ch for ADS52J65/66 (8-CH ADC)
      • 91mW/Ch for ADS52J67/68 (4-CH ADC)
    • On-Chip RAM With 32 Preset Profiles
  • JESD204B Subclass 0, 1, and 2
    • 2, 4, or 8 Channels per JESD Lane
    • 10Gbps JESD Interface
    • Supports lane rate up to 12.8Gbps for short trace length (< 5 Inch)
  • 64-Pin Non-Magnetic 9 × 9mm Package

The 8/4-channel, 16/14-bit ADS52J6x analog-to-digital converter (ADC) uses CMOS process and remarkable circuit techniques. The device is designed to operate at low power and give very high signal-to-noise ratio (SNR) performance with a 2-Vpp full-scale input. The ADS52J65 device gives 80dBFS idle SNR and 78dBFS full scale SNR at 5MHz. The large input bandwidth of 250MHz makes the device well suited for a wide range of applications, such as high frequency medical ultrasound, magnetic resonance imaging, multi-channel data acquisition, flow cytometry, and hematology analyzer. The ADC integrates an internal reference trimmed to match across devices.

ADS52J6x has advanced digital features, including a digital I/Q demodulator with fractional decimation filter. The ADC data from each channel is encoded using an 8B to 10B format and is sent as a SerDes data stream using current-mode logic (CML) outputbuffers, as per the JESD204B standard. The ADC data from all eight channels can be output over a single CML buffer (1-lane SerDes) with the data rate limited to a maximum of 12.8Gbps. Using SerDes outputs reduces the number of interface lines. This, together with the low-power design, enables eight channels to be packaged in a 9mm × 9mm VQFN allowing high system integration densities. ADS52J6x also supports modes where all ADC data is sent over four CML buffers (4-Lane SerDes), reducing the SerDes data rate per lane for low-cost FPGAs. The ADS52J6x is available in a non-magnetic VQFN package that does not create any magnetic artifact. The device is specified over –40°C to +85°C.

The 8/4-channel, 16/14-bit ADS52J6x analog-to-digital converter (ADC) uses CMOS process and remarkable circuit techniques. The device is designed to operate at low power and give very high signal-to-noise ratio (SNR) performance with a 2-Vpp full-scale input. The ADS52J65 device gives 80dBFS idle SNR and 78dBFS full scale SNR at 5MHz. The large input bandwidth of 250MHz makes the device well suited for a wide range of applications, such as high frequency medical ultrasound, magnetic resonance imaging, multi-channel data acquisition, flow cytometry, and hematology analyzer. The ADC integrates an internal reference trimmed to match across devices.

ADS52J6x has advanced digital features, including a digital I/Q demodulator with fractional decimation filter. The ADC data from each channel is encoded using an 8B to 10B format and is sent as a SerDes data stream using current-mode logic (CML) outputbuffers, as per the JESD204B standard. The ADC data from all eight channels can be output over a single CML buffer (1-lane SerDes) with the data rate limited to a maximum of 12.8Gbps. Using SerDes outputs reduces the number of interface lines. This, together with the low-power design, enables eight channels to be packaged in a 9mm × 9mm VQFN allowing high system integration densities. ADS52J6x also supports modes where all ADC data is sent over four CML buffers (4-Lane SerDes), reducing the SerDes data rate per lane for low-cost FPGAs. The ADS52J6x is available in a non-magnetic VQFN package that does not create any magnetic artifact. The device is specified over –40°C to +85°C.

Descargar Ver vídeo con transcripción Video

Documentación técnica

star =Principal documentación para este producto seleccionada por TI
No se encontraron resultados. Borre su búsqueda y vuelva a intentarlo.
Ver todo 1
Documentación principal Tipo Título Opciones de formato Fecha
* Data sheet ADS52J6x, 8/4-Channel, 16/14-Bit, 125MSPS, 70mW/Ch for 8-CH ADC With JESD204B Interface datasheet (Rev. B) PDF | HTML 11 sep 2025

Diseño y desarrollo

Para conocer los términos adicionales o los recursos necesarios, haga clic en cualquier título de abajo para ver la página de detalles cuando esté disponible.

Herramienta de cálculo

ANALOG-ENGINEER-CALC PC software analog engineer's calculator

The analog engineer’s calculator is designed to speed up many of the repetitive calculations that analog circuit design engineers use on a regular basis. This PC-based tool provides a graphical interface with a list of various common calculations ranging from setting operational-amplifier (...)

Productos y hardware compatibles

Productos y hardware compatibles

Herramienta de simulación

PSPICE-FOR-TI — PSpice® para herramienta de diseño y simulación de TI

PSpice® para TI es un entorno de diseño y simulación que ayuda a evaluar la funcionalidad de los circuitos analógicos. Esta completa suite de diseño y simulación utiliza un motor de análisis analógico de Cadence®. Disponible sin ningún costo, PSpice para TI incluye una de las bibliotecas de modelos (...)
Encapsulado Pines Símbolos CAD, huellas y modelos 3D
VQFN (RGC) 64 Ultra Librarian

Pedidos y calidad

Información incluida:
  • RoHS
  • REACH
  • Marcado del dispositivo
  • Acabado de plomo/material de la bola
  • Clasificación de nivel de sensibilidad a la humedad (MSL)/reflujo máximo
  • Estimaciones de tiempo medio entre fallas (MTBF)/fallas en el tiempo (FIT)
  • Contenido del material
  • Resumen de calificaciones
  • Monitoreo continuo de confiabilidad
Información incluida:
  • Lugar de fabricación
  • Lugar de ensamblaje

Soporte y capacitación

Foros de TI E2E™ con asistencia técnica de los ingenieros de TI

El contenido lo proporcionan “tal como está” TI y los colaboradores de la comunidad y no constituye especificaciones de TI. Consulte los términos de uso.

Si tiene alguna pregunta sobre calidad, encapsulados o pedido de productos de TI, consulte el servicio de asistencia de TI. ​​​​​​​​​​​​​​

Videos