SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
There are ten RTI modules integrated in the device MAIN domain. Figure 12-1203 shows their integration in the device.

Table 12-1576 through Table 12-1578 summarize the integration of RTIi (where i = 0, 1, 15, 16, 24, 25, 28, 29, 30, 31) in device MAIN domain.
Each RTI instance is supplied by dedicated RTICLKi mux.
| Module Instance | Attributes | |||
| Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
| RTI0 | PSC0 | PD15 | LPSC80 | CBASS0 |
| RTI1 | PSC0 | PD16 | LPSC81 | CBASS0 |
| RTI15 | PSC0 | PD20 | LPSC86 | CBASS0 |
| RTI16 | PSC0 | PD12 | LPSC74 | CBASS0 |
| RTI24 | PSC0 | PD22 | LPSC89 | CBASS0 |
| RTI25 | PSC0 | PD23 | LPSC91 | CBASS0 |
| RTI28 | PSC0 | PD24 | LPSC93 | CBASS0 |
| RTI29 | PSC0 | PD24 | LPSC94 | CBASS0 |
| RTI30 | PSC0 | PD25 | LPSC96 | CBASS0 |
| RTI31 | PSC0 | PD25 | LPSC97 | CBASS0 |
| Clocks | ||||
| Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
| RTI0 | RTI0_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | RTI0 Interface Clock |
| RTI0_FCLK | WKUP_HFOSC0_CLKOUT | WKUP_HFOSC0 | RTI0 Functional Clock. For more information about clock multiplexing in RTICLK0 MUX, see CTRLMMR_WWD0_CLKSEL[2-0] CLK_SEL in Control Module (CTRL_MMR). | |
| WKUP_LFXOSC0_CLKOUT | WKUP_LFXOSC0 | |||
| CLK_12M_RC | WKUP_RC_OSC_12M | |||
| CLK_32K | ||||
| HFOSC1_CLKOUT | HFOSC1 | |||
| RTI1 | RTI1_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | RTI1 Interface Clock |
| RTI1_FCLK | WKUP_HFOSC0_CLKOUT | WKUP_HFOSC0 | RTI1 Functional Clock. For more information about clock multiplexing in RTICLK1 MUX, see CTRLMMR_WWD1_CLKSEL[2-0] CLK_SEL in Control Module (CTRL_MMR). | |
| WKUP_LFXOSC0_CLKOUT | WKUP_LFXOSC0 | |||
| CLK_12M_RC | WKUP_RC_OSC_12M | |||
| CLK_32K | ||||
| HFOSC1_CLKOUT | HFOSC1 | |||
| RTI15 | RTI15_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | RTI15 Interface Clock |
| RTI15_FCLK | WKUP_HFOSC0_CLKOUT | WKUP_HFOSC0 | RTI15 Functional Clock. For more information about clock multiplexing in RTICLK15 MUX, see CTRLMMR_WWD15_CLKSEL[2-0] CLK_SEL in Control Module (CTRL_MMR). | |
| WKUP_LFXOSC0_CLKOUT | WKUP_LFXOSC0 | |||
| CLK_12M_RC | WKUP_RC_OSC_12M | |||
| CLK_32K | ||||
| HFOSC1_CLKOUT | HFOSC1 | |||
| RTI16 | RTI16_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | RTI16 Interface Clock |
| RTI16_FCLK | WKUP_HFOSC0_CLKOUT | WKUP_HFOSC0 | RTI16 Functional Clock. For more information about clock multiplexing in RTICLK16 MUX, see CTRLMMR_WWD16_CLKSEL[2-0] CLK_SEL in Control Module (CTRL_MMR). | |
| WKUP_LFXOSC0_CLKOUT | WKUP_LFXOSC0 | |||
| CLK_12M_RC | WKUP_RC_OSC_12M | |||
| CLK_32K | ||||
| HFOSC1_CLKOUT | HFOSC1 | |||
| RTI24 | RTI24_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | RTI24 Interface Clock |
| RTI24_FCLK | WKUP_HFOSC0_CLKOUT | WKUP_HFOSC0 | RTI24 Functional Clock. For more information about clock multiplexing in RTICLK24 MUX, see CTRLMMR_WWD24_CLKSEL[2-0] CLK_SEL in Control Module (CTRL_MMR). | |
| WKUP_LFXOSC0_CLKOUT | WKUP_LFXOSC0 | |||
| CLK_12M_RC | WKUP_RC_OSC_12M | |||
| CLK_32K | ||||
| HFOSC1_CLKOUT | HFOSC1 | |||
| RTI25 | RTI25_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | RTI25 Interface Clock |
| RTI25_FCLK | WKUP_HFOSC0_CLKOUT | WKUP_HFOSC0 | RTI25 Functional Clock. For more information about clock multiplexing in RTICLK25 MUX, see CTRLMMR_WWD25_CLKSEL[2-0] CLK_SEL in Control Module (CTRL_MMR). | |
| WKUP_LFXOSC0_CLKOUT | WKUP_LFXOSC0 | |||
| CLK_12M_RC | WKUP_RC_OSC_12M | |||
| CLK_32K | ||||
| HFOSC1_CLKOUT | HFOSC1 | |||
| RTI28 | RTI28_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | RTI28 Interface Clock |
| RTI28_FCLK | WKUP_HFOSC0_CLKOUT | WKUP_HFOSC0 | RTI28 Functional Clock. For more information about clock multiplexing in RTICLK28 MUX, see CTRLMMR_WWD28_CLKSEL[2-0] CLK_SEL in Control Module (CTRL_MMR). | |
| WKUP_LFXOSC0_CLKOUT | WKUP_LFXOSC0 | |||
| CLK_12M_RC | WKUP_RC_OSC_12M | |||
| CLK_32K | ||||
| HFOSC1_CLKOUT | HFOSC1 | |||
| RTI29 | RTI29_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | RTI29 Interface Clock |
| RTI29_FCLK | WKUP_HFOSC0_CLKOUT | WKUP_HFOSC0 | RTI29 Functional Clock.. For more information about clock multiplexing in RTICLK29 MUX, see CTRLMMR_WWD29_CLKSEL[2-0] CLK_SEL in Control Module (CTRL_MMR). | |
| WKUP_LFXOSC0_CLKOUT | WKUP_LFXOSC0 | |||
| CLK_12M_RC | WKUP_RC_OSC_12M | |||
| CLK_32K | ||||
| HFOSC1_CLKOUT | HFOSC1 | |||
| RTI30 | RTI30_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | RTI30 Interface Clock |
| RTI30_FCLK | WKUP_HFOSC0_CLKOUT | WKUP_HFOSC0 | RTI30 Functional Clock. For more information about clock multiplexing in RTICLK30 MUX, see CTRLMMR_WWD30_CLKSEL[2-0] CLK_SEL in Control Module (CTRL_MMR). | |
| WKUP_LFXOSC0_CLKOUT | WKUP_LFXOSC0 | |||
| CLK_12M_RC | WKUP_RC_OSC_12M | |||
| CLK_32K | ||||
| HFOSC1_CLKOUT | HFOSC1 | |||
| RTI31 | RTI31_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | RTI31 Interface Clock |
| RTI31_FCLK | WKUP_HFOSC0_CLKOUT | WKUP_HFOSC0 | RTI31 Functional Clock. For more information about clock multiplexing in RTICLK31 MUX, see CTRLMMR_WWD31_CLKSEL[2-0] CLK_SEL in Control Module (CTRL_MMR). | |
| WKUP_LFXOSC0_CLKOUT | WKUP_LFXOSC0 | |||
| CLK_12M_RC | WKUP_RC_OSC_12M | |||
| CLK_32K | ||||
| HFOSC1_CLKOUT | HFOSC1 | |||
| Resets | ||||
| Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
| RTI0 | RTI0_RST | MOD_G_RST | LPSC80 | RTI0 Asynchronous Reset |
| RTI0_POR_RST | MOD_POR_RST | LPSC80 | RTI0 Power-On Reset | |
| RTI1 | RTI1_RST | MOD_G_RST | LPSC81 | RTI1 Asynchronous Reset |
| RTI1_POR_RST | MOD_POR_RST | LPSC81 | RTI1 Power-On Reset | |
| RTI15 | RTI15_RST | MOD_G_RST | LPSC86 | RTI15 Asynchronous Reset |
| RTI15_POR_RST | MOD_POR_RST | LPSC86 | RTI15 Power-On Reset | |
| RTI16 | RTI16_RST | MOD_G_RST | LPSC74 | RTI16 Asynchronous Reset |
| RTI16_POR_RST | MOD_POR_RST | LPSC74 | RTI16 Power-On Reset | |
| RTI24 | RTI24_RST | MOD_G_RST | LPSC89 | RTI24 Asynchronous Reset |
| RTI24_POR_RST | MOD_POR_RST | LPSC89 | RTI24 Power-On Reset | |
| RTI25 | RTI25_RST | MOD_G_RST | LPSC91 | RTI25 Asynchronous Reset |
| RTI25_POR_RST | MOD_POR_RST | LPSC91 | RTI25 Power-On Reset | |
| RTI28 | RTI28_RST | MOD_G_RST | LPSC93 | RTI28 Asynchronous Reset |
| RTI28_POR_RST | MOD_POR_RST | LPSC93 | RTI28 Power-On Reset | |
| RTI29 | RTI29_RST | MOD_G_RST | LPSC94 | RTI29 Asynchronous Reset |
| RTI29_POR_RST | MOD_POR_RST | LPSC94 | RTI29 Power-On Reset | |
| RTI30 | RTI30_RST | MOD_G_RST | LPSC96 | RTI30 Asynchronous Reset |
| RTI30_POR_RST | MOD_POR_RST | LPSC96 | RTI30 Power-On Reset | |
| RTI31 | RTI31_RST | MOD_G_RST | LPSC97 | RTI31 Asynchronous Reset |
| RTI31_POR_RST | MOD_POR_RST | LPSC97 | RTI31 Power-On Reset | |
| Interrupt Requests | |||||
| Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
| RTI0 | RTI0_INTR_WWD_0 | GIC500_SPI_IN_240 | COMPUTE_CLUSTER0 | RTI0 window watchdog violation interrupt | Level |
| ESM0_LVL_IN_344 | ESM0 | RTI0 window watchdog violation interrupt | Level | ||
| RTI1 | RTI1_INTR_WWD_0 | GIC500_SPI_IN_241 | COMPUTE_CLUSTER0 | RTI1 window watchdog violation interrupt | Level |
| ESM0_LVL_IN_345 | ESM0 | RTI1 window watchdog violation interrupt | Level | ||
| RTI15 | RTI15_INTR_WWD_0 | ESM0_LVL_IN_352 | ESM0 | RTI15 window watchdog violation interrupt | Level |
| RTI16 | RTI16_INTR_WWD_0 | SOC_EVENTS_IN_2 | COMPUTE_CLUSTER0 | RTI16 window watchdog violation interrupt | Level |
| ESM0_LVL_IN_353 | ESM0 | RTI16 window watchdog violation interrupt | Level | ||
| RTI24 | RTI24_INTR_WWD_0 | C66SS0_INTRTR0_IN_307 | C66SS0_INTRTR0 | RTI24 window watchdog violation interrupt | Level |
| ESM0_LVL_IN_357 | ESM0 | RTI24 window watchdog violation interrupt | Level | ||
| RTI25 | RTI25_INTR_WWD_0 | C66SS1_INTRTR0_IN_307 | C66SS1_INTRTR0 | RTI25 window watchdog violation interrupt | Level |
| ESM0_LVL_IN_358 | ESM0 | RTI25 window watchdog violation interrupt | Level | ||
| RTI28 | RTI28_INTR_WWD_0 | R5FSS0_CORE0_INTR_IN_2 | R5FSS0_CORE0 | RTI28 window watchdog violation interrupt | Level |
| R5FSS0_CORE1_INTR_IN_2 | R5FSS0_CORE1 | RTI28 window watchdog violation interrupt | Level | ||
| ESM0_LVL_IN_359 | ESM0 | RTI28 window watchdog violation interrupt | Level | ||
| RTI29 | RTI29_INTR_WWD_0 | R5FSS0_CORE0_INTR_IN_3 | R5FSS0_CORE0 | RTI29 window watchdog violation interrupt | Level |
| R5FSS0_CORE1_INTR_IN_3 | R5FSS0_CORE1 | RTI29 window watchdog violation interrupt | Level | ||
| ESM0_LVL_IN_360 | ESM0 | RTI29 window watchdog violation interrupt | Level | ||
| RTI30 | RTI30_INTR_WWD_0 | R5FSS1_CORE0_INTR_IN_2 | R5FSS1_CORE0 | RTI30 window watchdog violation interrupt | Level |
| R5FSS1_CORE1_INTR_IN_2 | R5FSS1_CORE1 | RTI30 window watchdog violation interrupt | Level | ||
| ESM0_LVL_IN_361 | ESM0 | RTI30 window watchdog violation interrupt | Level | ||
| RTI31 | RTI31_INTR_WWD_0 | R5FSS1_CORE0_INTR_IN_3 | R5FSS1_CORE0 | RTI31 window watchdog violation interrupt | Level |
| R5FSS1_CORE1_INTR_IN_3 | R5FSS1_CORE1 | RTI31 window watchdog violation interrupt | Level | ||
| ESM0_LVL_IN_362 | ESM0 | RTI31 window watchdog violation interrupt | Level | ||