SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Figure 4-2 describes a high level initialization sequence for Stereo Disparity processing when input images (both left and right view) are organized in a fully packed 12-bit format. Rectified left and right images are created by the LDC module inside VPAC for every frame before it can be fed to the Stereo Disparity processing engine. The sequence below needs to be repeated for every frame. The parameters pertaining to frame resolution, data movement and algorithm needs to be updated for every frame as needed.
Figure 6-166 DMPAC 12bpp Stereo Disparity Processing Initialization Sequence