SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Figure 12-543 shows the EDP interface signals.
Figure 12-543 DP/eDP
Interface SignalsTable 12-532 describes the EDP I/O signals.
| Device Level Signal | I/O(1) | Description |
|---|---|---|
| EDP TX PHY (SERDES) | ||
| DP0_TX0_N | O | External differential output Lane 0 |
| DP0_TX0_P | O | |
| DP0_TX1_N | O | External differential output Lane 1 |
| DP0_TX1_P | O | |
| DP0_TX2_N | O | External differential output Lane 2 |
| DP0_TX2_P | O | |
| DP0_TX3_N | O | External differential output Lane 3 |
| DP0_TX3_P | O | |
| EDP AUX PHY | ||
| DP0_AUXN | I/O | Auxiliary channel differential transceiver |
| DP0_AUXP | I/O | |
| DP0_AUX_ATB_0 | I/O | Analog test bus |
| DP0_AUX_ATB_1 | I/O | |
| EDP | ||
| DP0_HPD | I | Hot plug detect input |
For more information about device level signals, see tables Pin Attributes and Pin Multiplexing in the device-specific Data Manual.